MILITARY SPECIFICATION

## MICROCIRCUIT, DIGITAL, 16,384 BIT SCHOTTKY, BIPOLAR, PROGRAMMABLE READ-ONLY MEMORY (PROM), MONOLITHIC SILICON

$$
\text { Inactive for new design after } 24 \text { July } 1995
$$

This specification is approved for use by all Departments and Agencies of the Department of Defense.

The requirements for acquiring the product herein shall consist of this specification sheet and MIL-PRF 38535.

## 1. SCOPE

1.1 Scope. This specification covers the detail requirements for monolithic silicon, programmable read-only memory (PROM) microcircuits which employ thin film nichrome ( NiCr ) resistors, platinum-silicide, tungsten (W), titanium-tungsten (TiW) or zapped vertical emitter as the fusible link or programming element. Two product assurance classes and a choice of case outlines and lead finishes are provided and are reflected in the complete part number. For this product, the requirements of MIL-M-38510 have been superseded by MIL-PRF-38535, (see 6.4).
1.2 Part or Identifying Number (PIN). The PIN is in accordance with MIL-PRF-38535, and as specified herein.
1.2.1 Device types. The device types are as follows:

| Device type | Circuit | Access times (ns) |
| :---: | :---: | :---: |
| 01 | 2048 words/8 bits per word PROM with uncommitted collector | 100, 50 |
| 02 | 2048 words/8 bits per word PROM with active pull-up and a third high-impedance state output | 100, 50 |
| 03 | 2048 words/8 bits per word PROM with uncommitted collector | 55, 30 |
| 04 | 2048 words/8 bits per word PROM with active pull-up And a third high-impedance state output | 55, 30 |
| 05 | 4096 words/4 bits per word PROM with active pull-up and a third high-impedance state output | 80, 40 |

1.2.2 Device class. The device class is the product assurance level as defined in MIL-PRF-38535.
1.2.3 Case outlines. The case outlines are as designated in MIL-STD-1835 and as follows:

| Outline letter |  | Descriptive designator | Terminals |  |
| :---: | :--- | :--- | :--- | :--- |
|  |  |  | Package style |  |
| J | GDIP1-T24 or CDIP2-T24 | 24 |  | Dual-in-line |
| K | GDFP2-F24 or CDFP3-F24 | 24 |  | Flat pack |
| R | GDIP1-T20 or CDIP2-T20 | 20 |  | Dual-in-line |
| L | GDIP3-T24 or CDIP4-T24 | 24 |  | Dual-in-line |
| 3 | CQCC1-N28 | 28 |  | Square leadless chip carrier |

Comments, suggestions, or questions on this document should be addressed to: Commander, Defense Supply Center Columbus, ATTN: DSCC-VAS, P. O. Box 3990, Columbus, OH 43218-3990, or emailed to mailto:memory@dla.mil. Since contact information can change, you may want to verify the currency of this address information using the ASSIST Online database at http://assist.daps.dla.mil

### 1.3 Absolute maximum ratings.

| Supply voltage range | -0.5 V dc to +7.0 V dc |
| :---: | :---: |
| Input voltage range | -1.5 V dc at -10 mA to +5.5 V dc |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead temperature (soldering, 10 seconds). | $+300^{\circ} \mathrm{C}$ |
| Thermal resistance, junction to case ( $\theta_{\mathrm{Jc}}$ ): 1/ |  |
| Cases J, L, and R. | $40^{\circ} \mathrm{C} / \mathrm{W}$ maximum |
| Case K | $60^{\circ} \mathrm{C} / \mathrm{W}$ maximum |
| Case 3 | $0.08^{\circ} \mathrm{C} / \mathrm{W}$ maximum ${ }^{\text {/ } /}$ |
| Output voltage range | -0.5 V dc to +V cc |
| Output sink current. | 100 mA |
| Maximum power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) ${ }^{3} /$ | 1.02 W |
| Maximum, unction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) $\underline{4}$ | $+175^{\circ} \mathrm{C}$ |

1.4 Recommended operating conditions.

| Supply voltage | +4.5 V dc minimum to |
| :---: | :---: |
|  | +5.5 V dc maximum |
| Minimum high-level input voltage ( $\mathrm{V}_{\mathrm{IH}}$ ) | 2.0 V dc |
| Maximum low-level input voltage ( $\mathrm{V}_{\mathrm{IL}}$ ) | 0.8 V dc |
| Normalized fanout (each output) | $8 \mathrm{~mA} \mathrm{5/}$ |
| Case operating temperature range ( $\mathrm{T}_{\mathrm{C}}$ ) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## 2. APPLICABLE DOCUMENTS

2.1 General. The documents listed in this section are specified in sections 3,4 , or 5 of this specification. This section does not include documents cited in other sections of this specification or recommended for additional information or as examples. While every effort has been made to ensure the completeness of this list, document users are cautioned that they must meet all specified requirements of documents cited in sections 3,4 , or 5 of this specification, whether or not they are listed.

### 2.2 Government documents.

2.2.1 Specifications and Standards. The following specifications and standards form a part of this specification to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

## DEPARTMENT OF DEFENSE SPECIFICATIONS

MIL-PRF-38535 - Integrated Circuits (Microcircuits) Manufacturing, General Specification for.

## DEPARTMENT OF DEFENSE STANDARDS

| MIL-STD-883 | - | Test Method Standard for Microelectronics. |
| :--- | :--- | :--- |
| MIL-STD-1835 | - | Interface Standard Electronic Component Case Outline |

[^0](Copies of these documents are available online at_http://assist.daps.dla.mil/quicksearch/_or http://assist.daps.dla.mil_or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)
2.3 Order of precedence. In the event of a conflict between the text of this specification and the references cited herein, the text of this document takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

3.1 Qualification. Microcircuits furnished under this specification shall be products that are manufactured by a manufacturer authorized by the qualifying activity for listing on the applicable qualified manufacturers list before contract award (see 4.3 and 6.3).
3.2 Item requirements. The individual item requirements shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein.
3.3 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein.
3.3.1 Terminal connections. The terminal connections shall be as specified on figure 1.

### 3.3.2 Truth table

3.3.2.1 Unprogrammed devices. The truth table for unprogrammed devices for contracts involving no altered itme drawing shall be as specified on figure 2 . When required in groups $A, B$, or $C$ (see 4.4 ), the devices shall be programmed by the manufacturer prior to test in a checkerboard pattern (a minimum of 50 percent of the total number of bits programmed) or to any altered item drawing pattern which includes at least 25 percent of the total number of bits programmed.
3.3.2.2 Programmed devices. The truth table for programmed devices shall be as specified by the altered item drawing.
3.3.3 Functional block diagram. The functional block diagram shall be as specified on figure 3.
3.3.4 Case outlines. The case outlines shall be as specified in 1.2.3.
3.4 Lead material and finish. The lead material and finish shall be in accordance with MIL-PRF-38535 (see 6.6).
3.5 Electrical performance characteristics. The electrical performance characteristics are as specified in table I, and apply over the full recommended case operating temperature range, unless otherwise specified.
3.6 Electrical test requirements. The electrical test requirements shall be as specified in table II, and where applicable, the altered item drawing. The electrical tests for each subgroup are described in table III.
3.7 Marking. Marking shall be in accordance with MIL-PRF-38535.

TABLE I. Electrical performance characteristics.

| Test | Symbol | $\begin{gathered} \text { Conditions } 1 / \\ -55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{C}} \leq+125^{\circ} \mathrm{C} \end{gathered}$ | Device type | Limits |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max |  |
| High-level output voltage | V OH | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} ; \\ & \mathrm{l}_{\mathrm{OH}}=-2 \mathrm{~mA} ; \\ & \mathrm{V}_{\mathrm{IH}}=2.0 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V} \end{aligned}$ | 02,04,05 | 2.4 |  | V |
| Low-level output voltage | VoL | $\begin{aligned} & \begin{array}{l} \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} ; \\ \mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA} ; \underline{2} \\ \mathrm{~V}_{\mathrm{IH}}=2.0 \mathrm{~V} ; \\ \mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V} \end{array} \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 01,02 \\ 03,04,05 \end{gathered}$ |  | 0.5 | V |
| Input clamp voltage | VIC | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} ; \\ & \mathrm{I}_{\mathrm{N}}=-10 \mathrm{~mA} ; \\ & \mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} \hline 01,02 \\ 03,04,05 \end{gathered}$ |  | -1.5 | V |
| Maximum collector cut-off current | Icex | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{O}}=5.2 \mathrm{~V} \end{aligned}$ | 01,03 |  | 100 | $\mu \mathrm{A}$ |
| High-impedance (off-state) output high current | l OHz | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V} ; \\ & \mathrm{V}_{0}=5.2 \mathrm{~V} \end{aligned}$ | 02,04,05 |  | 100 | $\mu \mathrm{A}$ |
| High-impedance (off-state) output low current | lolz | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V} ; \\ & \mathrm{V}_{0}=0.5 \mathrm{~V} \end{aligned}$ | 02,04,05 |  | -100 | $\mu \mathrm{A}$ |
| High-level input current | ${ }_{\mathrm{IH}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{Cc}}=5.5 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 01,02 \\ 03,04,05 \\ \hline \end{gathered}$ |  | 50 | $\mu \mathrm{A}$ |
| Low-level input current | ILL | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 01,02 \\ 03,04,05 \\ \hline \end{gathered}$ |  | -250 | $\mu \mathrm{A}$ |
| Short circuit output current | los | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{0}=0.0 \mathrm{~V} 3 \end{aligned}$ | 02,04,05 | -10 | -100 | mA |
| Supply current | Icc | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{IN}}=0 ; \\ & \text { outputs = open } \end{aligned}$ | $\begin{gathered} \hline 01,02 \\ 03,04,05 \end{gathered}$ |  | 185 | mA |
| Propagation delay time, high-to-low level logic, address to output | $\mathrm{t}_{\text {PHL1 }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \text { and } 5.5 \mathrm{~V} \text {; } \\ & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \end{aligned}$ | $\begin{gathered} \frac{01,02}{03,04} \\ \hline 05 \\ \hline \end{gathered}$ |  | 100 <br> 55 <br> 80 | ns |
| Propagation delay time, low-to-high level logic, address to output | tPLH1 | (see figure 4) | $\begin{gathered} \frac{01,02}{03,04} \\ \hline 05 \end{gathered}$ |  | 100 <br> 55 <br> 80 | ns |
| Propagation delay time, high-to-low level logic, enable to output | $\mathrm{t}_{\text {PHL2 }}$ |  | $\begin{gathered} \frac{01,02}{03,04} \\ \hline 05 \\ \hline \end{gathered}$ |  | 50 30 40 | ns |
| Propagation delay time, low-to-high level logic, enable to output | tPLH2 |  | $\begin{gathered} \hline 01,02 \\ \hline 03,04 \\ \hline 05 \\ \hline \end{gathered}$ |  | 50 30 40 | ns |

1/ Complete terminal conditions shall be specified in table III.
2/ $\mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA}$ for circuits $\mathrm{A}, \mathrm{B}, \mathrm{D}, \mathrm{F}, \mathrm{H}, \mathrm{I}$, and J.
3/ Not more than one output shall be grounded at one time. Output shall be at high logic level prior to test.

TABLE II. Electrical test requirements.

| MIL-PRF-38535 test requirements | Subgroups (see table III) 1/, 2/, 3/ |  |
| :---: | :---: | :---: |
|  | Class S devices | Class B devices |
| Interim electrical parameters | 1 | 1 |
| Final electrical test parameters for unprogrammed devices | $\begin{aligned} & 1^{*}, 2,3,7^{*}, \\ & 8 \end{aligned}$ | $\begin{aligned} & 1^{\star}, 2,3, \\ & 7^{\star}, 8 \end{aligned}$ |
| Final electrical test parameters for programmed devices | $\begin{aligned} & 1^{\star}, 2,3,7^{*} \\ & 8,9,10,11 \end{aligned}$ | $\begin{aligned} & 1^{\star}, 2,3,7^{*}, \\ & 8,9, \end{aligned}$ |
| Group A test requirements | $\begin{aligned} & 1,2,3,7,8, \\ & 9,10,11 \end{aligned}$ | $\begin{aligned} & 1,2,3,7,8 \\ & 9,10,11 \end{aligned}$ |
| Group B end-point electrical parameters subgroup 5 | $\begin{gathered} 1,2,3,7,8, \\ 9,10,11 \end{gathered}$ | N/A |
| Group C end-point electrical parameters | $\begin{gathered} 1,2,3,7,8 \\ 9,10,11 \\ \hline \end{gathered}$ | 1, 2, 3, 7, 8 |
| Group D test requirements | 1, 2, 3, 7, 8 | 1, 2, 3, 7, 8 |

$\underline{1 /}$ * PDA applies to subgroups 1 and 7.
$\underline{\underline{2}} /$ Any or all subgroups may be combined when using high-speed testers.
3/ Subgroups 7 and 8 shall consist of verifying the pattern specified.
3.8 Processing options. Since the PROM is an unprogrammed memory capable of being programmed by either the manufacturer or the user to result in a wide variety of configurations, two processing options are provided for selection in the contract, using an altered item drawing.
3.8.1 Unprogrammed PROM delivered to the user. All testing shall be verified through group A testing as defined in 3.3.2.1, table II, and table III. It is recommended that users perform subgroups 7 and 9 after programming to verify the specific program configuration.
3.8.2 Maunufacturer-programmed PROM delivered to the user. All testing requirements and quality assurance provisions herein, including the requirements of the altered item drawing, shall be satisfied by the manufacturer prior to delivery.
3.9 Microcircuit group assignment. The devices covered by this specification shall be in microcircuit group number 14 (see Appendix A MIL-PRF-38535.)

## 4. VERIFICATION

4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not effect the form, fit, or function as described herein.
4.2 Screening. Screening shall be in accordance with MIL-PRF-38535 and shall be conducted on all devices prior to qualification and quality conformance inspection. The following additional criteria shall apply:
a. The burn-in test duration, test condition, and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document control by the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD883.
b. Interim and final electrical test parameters shall be as specified in table II, except interim electrical parameters test prior to burn-in is optional at the discretion of the manufacturer.
c. Additional screening for space level product shall be as specified in MIL-PRF-38535, appendix B.
d. Class B devices processed to an altered item drawing may be programmed either before or after burn-in at the manufacturer's discretion. The required electrical testing shall include, as a minimum, the final electrical tests for programmed devices as specified in table II herein. Class S devices processed by the manufacturer to an altered item drawing shall be programmed prior to burnin.
4.3 Qualification inspection. Qualification inspection shall be in accordance with MIL-PRF-38535.
4.4 Technology Conformance inspection (TCI). Technology conformance inspection shall be in accordance with MIL-PRF-38535 and as specified herein for groups A, B, C, and D inspections (see 4.4.1 through 4.4.4).
4.4.1 Group A inspection. Group A inspection shall be in accordance with table III of MIL-PRF-38535 and as follows:
a. Electrical test requirements shall be as specified in table II herein.
b. Subgroups 4,5 , and 6 shall be omitted.
c. For unprogrammed devices, a sample shall be be selected to satisfy programmability requirements prior to performing subgroups 9,10 , and 11 . Twelve devices shall be submitted to programming (see 3.3.2.1). If more than 2 devices fail to program, the lot shall be rejected, At the manufacturer's option, the sample may be increased to 24 total devices with no more than 4 total device failures allowed.
d. For unprogrammed devices, 10 devices from the programmability sample shall be submitted to the requirements of group A, subgroups 9,10 , and 11. If more than two total devices fail in all three subgroups, the lot shall be rejected. At the manufacturer's option, the sample may be increased to 20 total devices with no more that 4 total device failures allowed.
4.4.2 Group C inspection. Group C inspection shall be in accordance with table IV of MIL-PRF-38535 and as follows:
a. End-point electrical parameters shall be as specified in table II herein.
b. The steady-state life test duration, test condition, and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burnin test circuit shall be maintained under document control by the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
c. For qualification, at least 50 percent of the sample selected for testing in subgroup 1 shall be programmed (see 3.3.2). For quality conformance inspection, the programmability sample (see 4.4.1c) shall be included in the subgroup 1 tests.
4.4.3 Group D inspection. Group D inspection shall be in accordance with table V of MIL-PRF-38535. Endpoint electrical parameters shall be as specified in table II herein.
4.5 Methods of inspection. Methods of inspection shall be specified and as follows:
4.5.1 Voltage and current. All voltages given are referenced to the microcircuit ground terminal. Currents given are conventional and positive when flowing into the referenced terminal.
4.6 Programming procedure identification. The programming procedure to be utilized shall be identified by the manufacturer's circuit designator. The circuit designator is cross referenced in 6.5 herein with the manufacturer's symbol.
4.7 Programming procedure for circuit A. The programming characteristics of table IVA and the following procedures shall be used for programming the device.
a. Connect the device in the electrical configuration for programming. The waveforms on figure 5 A and the programming characteristics of table IVA shall apply to these procedures.
b. Address the PROM with the binary address of the selected word to be programmed. Address inputs are TTL compatible. An open circuit shall not be used to address the PROM.
c. Apply $\mathrm{V}_{\mathrm{PL}}$ voltage to $\mathrm{V}_{\mathrm{Cc}}$.
d. Bring the $\overline{C E}_{x}$ inputs high and the $\mathrm{CE}_{x}$ inputs low to disable the device. The chip enables are TTL compatible. An open circuit shall not be used to disable the device.
e. Disable the programming circuitry by applying a voltage of $\mathrm{V}_{\text {OPD }}$ to the outputs of the PROM.
f. Raise $V_{C C}$ to $V_{P H}$ with rise time less than or equal to $t_{T L H}$.
g. After a delay equal to or greater than $t_{D 1}$, apply only one pulse with amplitude of $V_{\text {OPE }}$ and duration of $t_{P}$ to the output selected for programming. Note that the PROM is supplied with fuses intact, which generates an output high. Programming a fuse will cause the output to go low.
$h$. Lower $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{PL}}$ following a delay of $\mathrm{t}_{\mathrm{D} 2}$ from programming enable pulse applied to an output.
i. Enable the PROM for verification by applying $V_{I L}$ to $\overline{C E}_{x}$ and $V_{I H}$ to $C E_{x}$.
j. Apply $\mathrm{V}_{\mathrm{PHV}}$ to $\mathrm{V}_{\mathrm{CC}}$ and verify bit is programmed.
k. Repeat 4.7a through 4.7j for all other bits to be programmed in the PROM.
I. If any bit does not verify as programmed, it shall be considered a programming reject.
4.8 Programming procedure for circuit B. The programming characteristics of table IVB and the following procedures shall be used for programming the device.
a. Connect the device in the electrical configuration for programming. The waveforms on figure 5B and the programming characteristics of table IVB shall apply to these procedures.
b. Apply $\mathrm{V}_{\mathrm{IH}} \overline{\mathrm{CE}}_{1}$ and the binary address of the PROM word to be programmed. Raise $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{CCP}}$.
c. After $a t_{D}$ delay, apply only one $\mathrm{V}_{\mathrm{OP}}$ to the output to be programmed high. Apply $\mathrm{V}_{\mathrm{OP}}$ to one output at a time.
d. After a $t_{D}$ delay, a pulse $\overline{\mathrm{CE}}_{1}$ to a $\mathrm{V}_{\mathrm{IL}}$ level for a duration of $\mathrm{t}_{\mathrm{p}}$.
e. After $t_{P}$ and $a t_{D}$ delay, remove $V_{O P}$ from the programmed output.
f. Other bits in the same word may be programmed sequentially while the $\mathrm{V}_{\mathrm{Cc}}$ input is at the $\mathrm{V}_{\mathrm{CcP}}$ level by applying $\mathrm{V}_{\text {OP }}$ pulses to each output to be programmed and pulsing $\overline{\mathrm{CE}}_{1}$ to the $\mathrm{V}_{\text {IL }}$ level, allowing for proper delays between $\mathrm{V}_{\mathrm{OP}}$ and $\overline{\mathrm{CE}}_{1}$.
g. Repeat 4.8b through 4.8 e for all bits to be programmed.
h. To verify programming, lower $\mathrm{V}_{\mathrm{CCP}}$ to $\mathrm{V}_{\mathrm{Cc}}$. Connect a $10 \mathrm{k} \Omega$ resistor between each output and $\mathrm{V}_{\mathrm{Cc}}$. Apply $\mathrm{V}_{\text {IL }}$ to $\overline{\mathrm{CE}}_{1}$ input. The programmed outputs should remain in the high state and the unprogrammed outputs should go to the low level.
i. If any bit does not verify as programmed, it shall be considered a programming reject.
4.9 Programming procedures for circuit C , device types 02 and 04 . The programming characteristics of table IVC and the following procedures shall be used for programming device types 02 and 04.
a. Connect the device in the electrical configuration for programming. The waveforms on figure 5C, device types 02 and 04, and the programming characteristics of table IVC, device types 02 and 04, shall apply to these procedures.
b. Terminate all device outputs with a $10 \mathrm{k} \Omega$ resistor to $\mathrm{V}_{\mathrm{CC}}$. Apply $\mathrm{V}_{\mathrm{IH}}$ to $\mathrm{CE}_{1}$.
c. Address the PROM with the binary address of the selected word to be programmed. Raise $\mathrm{V}_{\mathrm{cc}}$ to $\mathrm{V}_{\mathrm{ccp}}$.
d. After a $t_{D}$ delay $(10 \mu \mathrm{~s})$, apply only one $\mathrm{V}_{\text {OUt }}$ pulse to the output to be programmed. Program one output at a time.
e. After a $t_{D}$ delay ( $10 \mu \mathrm{~s}$ ), pulse $\overline{\mathrm{CE}}_{1}$ input to logic "0" for a duration of $t_{p}$.
f. After a $t_{D}$ delay $(10 \mu \mathrm{~s})$, remove the $V_{\text {оut }}$ pulse from the programmed output. (Programming a fuse will cause the output to go to a high-level logic in the verify mode.)
g. Other bits in the same word may be programmed sequentially while the $\mathrm{V}_{\mathrm{Cc}}$ input is at the $\mathrm{V}_{\mathrm{CCP}}$ level by applying $V_{\text {out }}$ pulses to each output to be programmed allowing a delay to $t_{D}$ between pulses as shown on figure 5 C .
h. Repeat 4.9 b through 4.9 g for all other bits to be programmed.
i. To verify programming, after $t_{D}(10 \mu \mathrm{~s})$ delay, lower $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{CCH}}$ and apply a logic "0" level to $\overline{\mathrm{CE}}_{1}$ input. The programmed output should remain in the " 1 " state. Again, lower $V_{c c}$ to $V_{C C L}$ and verify that the programmed output remains in the " 1 " state.
j. If any bit does not verify as programmed, it shall be considered a programming reject.
4.10 Programming procedures for circuit C, device type 05. The programming characteristics of table IVC, device type 05, and the following procedures shall be used for programming the device.
a. Connect the device in the electrical configuration for programming. The output pins shall be terminated with a $10 \mathrm{k} \Omega$ resistor to GND and bypass VCC to GND with a $0.01 \mu \mathrm{~F}$ capacitor. The waveforms on figure 5 C, device type 05 , and the programming characteristics of table IVC, device type 05 , shall apply to these procedures.
b. Disable the device by applying $\mathrm{V}_{\mathrm{IH}}$ to $\overline{\mathrm{CE}}_{2}$ input and $\mathrm{V}_{\mathrm{IL}}$ to $\overline{\mathrm{CE}}_{1}$. The chip enable pins are TTL compatible.
c. Apply $\mathrm{V}_{\mathrm{IL}}$ to all other pins.
d. Address the PROM with the binary address of the selected word to be programmed and reset $T_{P}=5 \mu \mathrm{~s}$. Address inputs are TTL compatible.
e. After a delay of $T D_{1}$, raise the $\mathrm{V}_{\mathrm{CC}}$ pin to $\mathrm{V}_{\mathrm{CCP}}$.
f. After a delay of $T D_{2}$, raise the corresponding output pin to $\mathrm{V}_{\text {OPF }}$.
g. After a delay of $\mathrm{TD}_{3}$, lower $\overline{\mathrm{CE}}_{2}$ to $\mathrm{V}_{\mathrm{IL}}$ for a duration of $\mathrm{TP}_{\mathrm{P}}$ and simultaneously lower the output to $\mathrm{V}_{\mathrm{IL}}$ and wait $\mathrm{TD}_{4}$.
h. Return the $\overline{\mathrm{CE}}_{2}$ to $\mathrm{V}_{\mathrm{IH}}$.
i. Wait $T D_{5}$ and lower $V_{C C}$ to $V_{C C V}$.
j. Wait $T_{6}$ and lower $\overline{C E}_{2}$ to $V_{\text {IL }}$ for the duration to $T_{V}$.
k. A properly blown fuse will read VOL and unblown fuse will read VOH.

1. If the fuse is blown, go to $n$.
2. If the fuse is unblown, go to 1 .
I. If $T_{P}$ is less than $30 \mu \mathrm{~s}$, increment $\mathrm{T}_{\mathrm{P}}$ by $5 \mu \mathrm{~s}$ and go to e . If $\mathrm{T}_{\mathrm{P}}$ is $\geq 5 \mu \mathrm{~s}$ go to m .
m . If $T_{P}$ is $\geq 30 \mu \mathrm{~s}$, the device is a reject.
n. After a delay of $\mathrm{TD}_{7}$, select the next output or address to be programmed.
o. Repeat steps 4.10 d through 4.10 k until all required addresses are programmed.
p. To verify the program keep $\mathrm{V}_{\mathrm{cc}}$ pin at $\mathrm{V}_{\mathrm{cc}}$. Apply $\mathrm{V}_{\mathrm{IL}}$ to $\overline{\mathrm{CE}}_{2}$. The programmed fuse will go to the low level and unblown fuse shall remain in the high level.
4.11 Programming procedures for circuit D. The programming characteristics on table IVD, and the following procedures shall be used for programming the device.
a. Connect the device in the electrical configuration for programming. The waveforms on figure 5D and the programming characteristics of table IVD shall apply to these procedures.
b. Select the word to be programmed by applying the appropriate voltages to the address pins as well as the required voltages to chip enable pins to select the device.
c. Apply the proper power, $\mathrm{V}_{\mathrm{CC}}=6.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$.
d. Verify that the bit to be programmed is in the " 0 " logic state.
e. Enable the chip for programming by application of the chip enable voltage, $\mathrm{V}_{\mathrm{P}(\mathrm{CEE})}=21.0 \mathrm{~V}$ to $\overline{\mathrm{CE}}_{1}$ (pin 20). $C E_{2}$ and $C E_{3}$ should be left high.
f. Apply lop programming current ramp to the output to be programmed. The other outputs shall be left open. Only one output may be programmed at a time. During the rise of the current ramp, the required current will be achieved to program the junction. As programming occurs a drop in voltage can be sensed at the output of the device. Upon detection of $\mathrm{V}_{\mathrm{PS}}$, the current shall be held for thap and then shut off.
g. Verify that the programmed bit is in the " 1 " logic state. Lower $\mathrm{V}_{\mathrm{P}(\mathrm{CEE})}$ to 0 V and read the output.

Note: The PROM is supplied with fuses generating a low-level logic output. Programming a fuse will cause the output to go to a high-level logic in the verify mode.
h. Lower $\mathrm{V}_{\mathrm{cc}}$ to 0 V . The power supply duty cycle shall be equal to or less than 50 percent.
i. If the bit verifies as not having been programmed at $\mathrm{V}_{\mathrm{cc}}=6.5 \mathrm{~V}$, then repeat the programming ramp sequence up to 15 times until the bit is programmed. If after 16 programming attempts, the bit does not program, then the device shall be considered a reject.
j. If the bit verifies as having been programmed at $\mathrm{V}_{\mathrm{CC}}=6.5 \mathrm{~V}$, then one of the following two conditions shall be followed:
(1) If the current required to program was less than $\mathrm{I}_{\mathrm{OP}(\max )}$, then proceed to step 1.
(2) If the current required to program was equal to or greater than IOP(max), then the device shall be considered a reject and no further attempts at programming other bits shall be attempted.
k. Repeat 4.11a through 4.11j for all other bits to be programmed.
I. If any bit does not verify as programmed, it shall be considered a programming reject.
4.12 Programming procedures for circuit E. The programming characteristics for this device have been discontinued.
4.13 Programming procedures for circuit F . The programming characteristics on table IVF and the following procedures shall be used for programming the devices:
a. Connect the device in the electrical configuration for programming. The waveforms on figure 5 F and the programming characteristics of table IVF shall apply to these procedures.
b. Raise $\mathrm{V}_{\mathrm{cc}}$ to 5.5 V .
c. Address the PROM with binary address of the selected word to be programmed. Address inputs are TTL compatible.
d. Disable the chip by applying $\mathrm{V}_{\mathrm{IH}}$ to the $\overline{\mathrm{CE}}$ inputs and $\mathrm{V}_{\mathrm{IL}}$ to the $C E$ inputs. The chip enable inputs are TTL compatible.
e. Apply the $\mathrm{V}_{\mathrm{PP}}$ pulse to the programming pin $\overline{\mathrm{CE}}_{1}$. In order to insure that the output transistor is OFF before increasing voltage on the output pin, the program pins voltage pulse shall precede the output pins programming pulse by $T_{D 1}$ and leave after the programming pins programming pulse by $\mathrm{T}_{\mathrm{D} 2}$ (see figure 5F).
f. Apply one $V_{\text {out }}$ pulse with duration of $t p$ to the output selected for programming. The outputs shall be programmed one output at a time, since internal decoding circuitry is capable of sinking only one unit of programming current at a time.

Note: The PROM is supplied with fuses generating a high-level logic output. Programming a fuse will cause the output to go to a low-level logic in the verify mode.
g. Other bits in the same word may be programmed sequentially by applying $V_{\text {out }}$ pulses to each output to be programmed.
h. Repeat 4.13b through 4.13 g for all other bits to be programmed.
i. Enable the chip by applying $\mathrm{V}_{\mathrm{IL}}$ to the $\overline{\mathrm{CE}}$ inputs and $\mathrm{V}_{I H}$ to the $C E$ inputs, and verify the program. Verification may check for a low output by requiring the device to sink 12 mA at $\mathrm{V}_{\mathrm{cc}}=4.2 \mathrm{~V}$ and 0.2 mA at $\mathrm{V}_{\mathrm{cc}}=6.2 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$.
j. If any bit does not verify as programmed, it shall be considered a programming reject.
4.14 Programming procedures for circuit G. The programming characteristics on table IVG and the following procedures shall be used for programming the devices:
a. Connect the device in the electrical configuration for programming. The waveforms on figure 5G and the programming characteristics of table IVG shall apply to these procedures.
b. Select the desired word by applying high or low levels to the appropriate address inputs. Disable the device by applying a high level to one or more 'active low' chip Enable inputs. NOTE: Address and Enable inputs must be driven with TTL logic levels during programming and verification.
c. Increase $\mathrm{V}_{\mathrm{CC}}$ from nominal to $\mathrm{V}_{\mathrm{CCP}}(10.5 \pm 0.5 \mathrm{~V})$ with a slew rate limit of $\mathrm{I}_{\mathrm{RR}}(1.0$ to $10.0 \mathrm{~V} / \mu \mathrm{s})$. Since $\mathrm{V}_{\mathrm{cc}}$ is the source of the current required to program the fuse as well as the $\mathrm{I}_{\mathrm{cc}}$ for the device at the programming voltage, it must be capable of supplying 750 mA at 11.0 V .
d. Select the output where a logical high is desired by raising that output voltage to $\mathrm{V}_{\mathrm{OP}}(10.5 \pm 0.5 \mathrm{~V})$. Limit the slew rates to $\mathrm{I}_{\mathrm{RR}}(1.0$ to $10.0 \mathrm{~V} / \mu \mathrm{s})$. This voltage change may occur simultaneously with the $\mathrm{V}_{\mathrm{cc}}$ increase to $\mathrm{V}_{\mathrm{ccp}}$, but must not precede it. It is critical that only one output at a time be programmed since the internal circuits can only supply programming current to one bit at a time. Outputs not being programmed must be left open or connected to a high impedance source of $20 \mathrm{k} \Omega$ minimum (remember that the outputs of the device are disabled at this time).
e. Enable the device by taking the chip Enable(s) to a low level. This is done with a pulse PWE for $10 \mu \mathrm{~s}$. The $10 \mu \mathrm{~s}$ duration refers to the time that the circuit (device) is enabled. Normal input levels are used and rise and fall times are not critical.
f. Verify that the bit has been programmed by first removing the programming voltage from the output and then reducing $\mathrm{V}_{\mathrm{cc}}$ to $5.0 \mathrm{~V}( \pm 0.25 \mathrm{~V})$. The device must be Enabled to sense the state of the outputs. During verification, the loading of the output must be within specified $\mathrm{I}_{\mathrm{OL}}$ and $\mathrm{I}_{\mathrm{OH}}$ limits.
g. If the device is not to be tested for $\mathrm{V}_{\mathrm{OH}}$ over the entire temperature range subsequent to programming, the verification of step 4.14 f is to be performed at a $\mathrm{V}_{\mathrm{CC}}$ level of $4.0 \mathrm{~V}( \pm 0.2 \mathrm{~V})$. $\mathrm{V}_{\text {Он }}$, during the 4 V verification, must be at least 2.0 V . The $4 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ verification assures minimum $\mathrm{V}_{\mathrm{OH}}$ levels over the entire temperature range.
h. Repeat 4.14b through $4.14 f$ for each bit to be programmed to a high level. If the procedure is performed on an automatic programmer, the duty cycle of VCC at the programming voltage must be limited to a maximum of 25 percent. This is necessary to minimize device junction temperatures. After all selected bits are programmed, the entire contents of the memory should be verified.
i. If any bit does not verify as programmed, it shall be considered a programming reject.
4.15 Programming procedures for circuit H . The programming characteristics of table IVH and the following procedures shall be used for programming the device.
a. Connect the device in the electrical configuration for programming. The waveforms on figure 5 H and the programming characteristics of table IVH shall apply to these procedures.
b. Address the word to be programmed, apply 5 V to $\mathrm{V}_{\mathrm{cc}}$ and active levels to all chip Enable inputs.
c. Verify the status of a bit location by checking the output level.
d. Decrease $\mathrm{V}_{\mathrm{cc}}$ to 0 V .
e. For bit locations that do not require programming, skip steps 4.15 f through 4.15I.
f. Increase $\mathrm{V}_{\mathrm{Cc}}$ to $\mathrm{V}_{\mathrm{CC}(\mathrm{pr})}$ with a minimum current capability of 250 mA .
g. Apply $\mathrm{V}_{\mathrm{S}(\mathrm{pr})}$ to all chip Enable inputs. $\mathrm{I}_{1} \leq 25 \mathrm{~mA}$. Active-high enables may be left high.
h. Connect all outputs, except the one to be programmed, to $\mathrm{V}_{\mathrm{IL}}$. Only one bit is to be programmed at a time.
i. Apply the output programming pulse for $20 \mu \mathrm{~s}$. Minimum current capability of the programming supply should be 250 mA .
j. After terminating the output pulse, disconnect all outputs from $\mathrm{V}_{\mathrm{IL}}$ conditions.
k. Reduce the voltage at $\overline{\mathrm{CE}}$ input to $\mathrm{V}_{\mathrm{IL}}$.
I. Decrease $\mathrm{V}_{\mathrm{Cc}}$ to 0 V .
m. Return to 4.15 e until all outputs in the word have been programmed.
n. Repeat 4.15c through 4.15 l for each word in memory.
o. Verify programming of every word after all words have been programmed using $\mathrm{V}_{\mathrm{Cc}}$ values of 4.5 V and 5.5 V .
p. If any bit does not verify as programmed, it shall be considered a programming reject.
4.16 Programming procedures for circuit I. The programming characteristics in table IVI and the following procedures shall be used for programming the device:
a. Connect the device in the electrical configuration for programming. The waveforms on figure 51 and the programming characteristics of table IVI shall apply to these procedures.
b. Terminate all outputs with a $300 \Omega$ resistor to $\mathrm{V}_{\text {ONP }}$. Apply $\mathrm{V}_{\mathrm{IHP}}$ to the $\overline{\mathrm{CE}}_{2}, \mathrm{CE}_{3}$, and $\mathrm{CE}_{4}$ inputs and $\mathrm{V}_{\text {ILP }}$ to the $\overline{\mathrm{CE}}_{1}$ inputs.
c. Address the PROM with the binary address of the selected word to be programmed. Raise $\mathrm{V}_{\mathrm{Cc}}$ to $\mathrm{V}_{\mathrm{CCP}}$.
d. After a delay of $t_{1}$, apply only one $V_{O P}$ pulse with a duration of $t_{p}, t_{2}$ and $d\left(V_{O P}\right) / d t$ to the output selected for programming. After a delay of $t_{2}$ and $d\left(V_{O P}\right) / d t$, pulse $\overline{C E}_{2}$ from $V_{I H P}$ to $V_{C E P}$ for the duration of $t_{P}$, $2 \mathrm{~d}\left(\mathrm{~V}_{\text {CE }}\right) / \mathrm{dt}$, and $\mathrm{t}_{3} ; \overline{\mathrm{CE}}_{2}$ is then to go to $\mathrm{V}_{\text {ILP }}$ level.
e. To verify programming after $\overline{C E}_{1}$ has been set to $V_{I L P}$, lower $V_{C C}$ to $V_{C C L}$ after a delay of $t_{4}$. The programmed output should remain in the logic ' 1 ' state.
f. The outputs should be programmed one output at a time, since the internal decoding circuitry is capable of sinking only one unit of programming current at a time. Note that the PROM is supplied with fuses generating a low-level logic output. Programming a fuse will cause the output to go to a high level logic in the verify mode.
g. Repeat 4.16 b through 4.16 for all other bits to be programmed.
h. If any bit does not verify as programmed, it shall be considered a programming reject.
4.17 Programming procedures for circuit J. The programming characteristics in table IVJ and the following procedures shall be used for programming the device:
a. Connect the device in the electrical configuration for programming. The waveforms on figure 5 J and the programming characteristics of table IVJ shall apply to these procedures.
b. Address the PROM with the binary address of the selected word to be programmed. Address inputs are TTL compatible. An open circuit should not be used to address the PROM.
c. Disable the chip by applying input high $\left(\mathrm{V}_{\mathrm{IH}}\right)$ to the $\overline{\mathrm{CS}}$ input. $\overline{\mathrm{CS}}$ input must remain at $\mathrm{V}_{\mathrm{IH}}$ for programming. The chip select is TTL compatible. An open circuit should not be used to disable the chip.
d. Disable the programming circuitry by applying an Output Voltage Disable of less than V OPD to the output of the PROM. The output may be left open to achieve the disable.
e. Raise $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{PH}}$ with rise time equal to $\mathrm{t}_{\mathrm{r}}$.
f. After a delay equal to or greater than $t_{d}$, apply a pulse with amplitude of $V_{\text {OPE }}$ and duration of $t_{p}$ to the output selected for programming. Note that the PROM is supplied with fuses intact generating an output high. Programming a fuse will cause the output to go low in the verify mode.
g. Other bits in the same word may be programmed while the $V_{C C}$ input is raised to $V_{P H}$ by applying output enable pulses to each output which is to be programmed. The output enable pulses must be separated by a minimum interval of $t_{d}$.
h. Lower $\mathrm{V}_{\mathrm{cc}}$ to 4.5 V following a delay of $\mathrm{t}_{\mathrm{d}}$ from the last programming enable pulse applied to an output.
i. Enable the PROM for verification by applying a logic " 0 " $\left(\mathrm{V}_{\mathrm{IL}}\right)$ to the $\overline{\mathrm{CS}}$ input.
j. Repeat 4.17a through 4.17i for all other bit to be programmed in the PROM.
k. If any bit does not verify as programmed, it shall be considered a programming reject.

| Device type | 01, 02, 03, 04 | 05 | 02 and 04 |
| :---: | :---: | :---: | :---: |
| Case outline | J, K, and L | R | 3 |
| Terminal number | Terminal symbol |  |  |
| 1 | A7 | A8 | NC |
| 2 | A6 | A7 | A7 |
| 3 | A5 | A6 | A6 |
| 4 | A4 | A5 | A5 |
| 5 | A3 | A4 | A4 |
| 6 | A2 | A3 | A3 |
| 7 | A1 | A2 | A2 |
| 8 | A0 | A1 | A1 |
| 9 | O1 | A0 | A0 |
| 10 | O2 | GND | NC |
| 11 | O3 | O4 | O1 |
| 12 | GND | O3 | O2 |
| 13 | O4 | O2 | O3 |
| 14 | O5 | O1 | GND |
| 15 | O6 | $\mathrm{CE}_{2}$ | NC |
| 16 | 07 | $\overline{\mathrm{CE}}_{1}$ | O4 |
| 17 | O8 | A11 | O5 |
| 18 | $\mathrm{CE}_{3}$ | A10 | 06 |
| 19 | $\mathrm{CE}_{2}$ | A9 | 07 |
| 20 | $\mathrm{CE}_{1}$ | $\mathrm{V}_{\mathrm{cc}}$ | O8 |
| 21 | A10 | ---- | NC |
| 22 | A9 | ---- | $\mathrm{CE}_{3}$ |
| 23 | A8 | ---- | $\mathrm{CE}_{2}$ |
| 24 | $\mathrm{V}_{\mathrm{cc}}$ | ---- | $\overline{\mathrm{CE}}_{1}$ |
| 25 | ---- | ---- | A10 |
| 26 | ---- | ---- | A9 |
| 27 | ---- | ---- | A8 |
| 28 | ---- | ---- | $\mathrm{V}_{\mathrm{cc}}$ |

FIGURE 1. Terminal connections.

Device types 01, 02, 03, and 04

| $\begin{aligned} & \hline \text { WORD } \\ & \text { NO. } \end{aligned}$ | 6/ | 6/ | 6/ | ADDRESS |  |  |  |  |  |  |  |  |  |  | DATA |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CE 1 | $\mathrm{CE}_{2}$ | $\mathrm{CE}_{3}$ | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | O8 | O7 | O6 | 05 | O4 | O3 | O2 | 01 |
| NA | L | H | H | X | X | X | X | X | X | X | X | X | X | X | 5/ | 5/ | 5/ | 5/ | 5/ | 5/ | 5/ | 5/ |
| NA | H | X | X | X | X | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC | OC | OC | OC | OC |

## Device type 05

| $\begin{aligned} & \text { WORD } \\ & \text { NO. } \end{aligned}$ | 6/ | 6/ | ADDRESS |  |  |  |  |  |  |  |  |  |  |  | DATA |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{CE}_{1}$ | $\mathrm{CE}_{2}$ | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | O4 | O3 | O2 | O1 |
| NA | L | L | X | X | X | X | X | X | X | X | X | X | X | X | 5/ | 5/ | 5/ | 5/ |
| NA | H | X | X | X | X | X | X | X | X | X | X | X | X | X | OC | OC | OC | OC |

NOTES:

1. $N A=$ Not applicable.
2. $X=$ Input may be high level, low level, or open circuit.
3. OC = Open circuit (high resistance output).
4. Program readout can only be accomplished with enable input at low level.
5. The outputs for an unprogrammed device shall be high for circuits $A, C$, (device type 05), E, F, and J and low for circuits B, C (device types 02, 04), D, G, and I.
6. Enable inputs are ANDED.

FIGURE 2. Truth table (unprogrammed).

Device types 01 and 02
Circuit A


FIGURE 3. Functional block diagrams.

Device type 05 Circuit A


FIGURE 3. Functional block diagrams - Continued.

Device types 01 and 02
Circuit B


FIGURE 3. Functional block diagram - Continued.

Device types 01, 02, and 04
Circuit C


FIGURE 3. Functional block diagrams - Continued.


FIGURE 3. Functional block diagrams - Continued

Device types 02, 03, and 04
Circuit D


FIGURE 3. Functional block diagrams - Continued.

Device type 02
Circuits F and I


FIGURE 3. Functional block diagrams - Continued.

Device type 01 Circuit G


FIGURE 3. Functional block diagrams - Continued.


FIGURE 3. Functional block diagrams - Continued.

## Device types 02 and 04

Circuit H


FIGURE 3. Functional block diagram - Continued.

Device type 02
Circuit J


FIGURE 3. Functional block diagrams - Continued.


NOTES:

1. Test table for devices programmed in accordance with an altered item drawing may be replaced by the equivalent tests which apply to the specific program configuration for the resulting read-only memory
2. $C_{L}=30 \mathrm{pF}$ minimum, including jig and probe capacitance, $\mathrm{R}_{1}=330 \Omega \pm 25 \%$, and $R_{2}=680 \Omega \pm 20 \%$.
3. Outputs may be under load simultaneously.

FIGURE 4. Switching time test circuit.


NOTES:

1. Test table for devices programmed in accordance with an altered item drawing may be replaced by the equivalent tests which apply to the specific program configuration for the resulting read-only memory
2. $C_{L}=30 \mathrm{pF}$ minimum, including jig and probe capacitance, $\mathrm{R}_{1}=330 \Omega \pm 25 \%$, and $R_{2}=680 \Omega \pm 20 \%$.
3. Outputs may be under load simultaneously.

FIGURE 4. Switching time test circuit - Continued.


NOTE:

1. All other waveform characteristics shall be as specified in table IVA.

FIGURE 5A. Programming voltage waveforms during programming for circuit $A$.


FIGURE 5B. Programming voltage waveforms during programming for circuit B.


NOTE: All other waveforms characteristics shall be as specified in table IVC.

FIGURE 5C. Programming voltage waveforms during programming for circuit C, device types 02 and 04.

*Current clamp or voltage clamp will be needed.

FIGURE 5C. Programming voltage waveforms during programming for circuit C, device type 05 - Continued.


FIGURE 5D. Programming voltage waveforms during programming for circuit D .

FIGURE 5E. Programming waveforms for circuit E have been discontinued.


NOTES:

1. Output load is 0.2 mA and 12 mA during 7.0 V and 4.0 V check, respectively.
2. All other waveform characteristics shall be as specified in table IVF.

FIGURE 5F Programming voltage waveforms during programming for circuit $F$.


FIGURE 5G. Programming voltage waveforms during programming for circuit G .


FIGURE 5H. Programming voltage waveforms during programming for circuit H .


## NOTES:

1. All delays between edges are specified from completion of the first edge, not midpoints.
2. Delays $t_{1}, t_{2}, t_{3}$, and $t_{4}$ must be greater than 100 ns ; maximum delays of $1 \mu \mathrm{~s}$ are recommended to minimize heating during programming.
3. During tv the output being programmed is switched to the load $R$ and verified.
4. Outputs not being programmed are connected to Vonp through resistor which provides output current limiting.

FIGURE 5I. Programming voltage waveforms during programming for circuit I.


FIGURE 5J. Programming voltage waveforms during programming for circuit J.

TABLE III. Group A inspection for device types 01 and 03.
Terminal conditions: (Outputs not designated are open or resistive coupled to GND or voltage.
Inputs not designated are high $\geq 2.0 \mathrm{~V}$ or $\leq 0.8 \mathrm{~V}$.


## See footnotes at end of table.

TABLE III. Group A inspection for device types 01 and 03 - Continued.
Terminal conditions: (Outputs not designated are open or resistive coupled to GND or voltage.
Inputs not designated are high $\geq 2.0 \mathrm{~V}$ or $\leq 0.8 \mathrm{~V}$.


See footnotes at end of table.

TABLE III. Group A inspection for device types 02 and 04.
Outputs not designated are open or resistive coupled to GND or voltage.
Terminal conditions: Inputs not designated are high $\geq 2.0 \mathrm{~V}$ or $\leq 0.8 \mathrm{~V}$.


TABLE III. Group A inspection for device types 02 and 04 - Continued. Outputs not designated are open or resistive coupled to GND or voltage.
Terminal conditions: Inputs not designated are high $\geq 2.0 \mathrm{~V}$ or $\leq 0.8 \mathrm{~V}$.

| Subgroup | Symbol | $\begin{array}{\|c\|} \hline \text { MIL- } \\ \text { STD- } \\ 883 \\ \text { method } \end{array}$ | Case <br> 3 <br> Cases <br> $\mathrm{J}, \mathrm{K}, \mathrm{L}$ <br> Test | 2 | ${ }^{3}$ | ${ }^{4}$ | 5 | ${ }^{6}$ | $\begin{aligned} & \hline 7 \\ & \hline 6 \end{aligned}$ | $\begin{aligned} & \hline 8 \\ & \hline 7 \end{aligned}$ | $\begin{aligned} & \hline 9 \\ & \hline 8 \end{aligned}$ | $\begin{aligned} & 11 \\ & \hline 9 \end{aligned}$ | $\begin{array}{\|l\|} \hline 12 \\ 10 \end{array}$ | $\begin{aligned} & \hline 13 \\ & \hline 11 \end{aligned}$ | $\begin{aligned} & 14 \\ & \hline 12 \end{aligned}$ | $\begin{aligned} & \hline 16 \\ & \hline 13 \end{aligned}$ | $\begin{aligned} & \hline 17 \\ & \hline 14 \end{aligned}$ | $\begin{aligned} & \hline 18 \\ & \hline 15 \end{aligned}$ | $\begin{aligned} & \hline 19 \\ & \hline 16 \end{aligned}$ | $\begin{aligned} & \hline 20 \\ & \hline 17 \end{aligned}$ | $\begin{aligned} & \hline 22 \\ & \hline 18 \end{aligned}$ | $\begin{aligned} & \hline 23 \\ & \hline 19 \end{aligned}$ | $\begin{aligned} & \hline 24 \\ & \hline 20 \end{aligned}$ | $\begin{aligned} & 25 \\ & \hline 21 \end{aligned}$ | $\begin{aligned} & \hline 26 \\ & \hline 22 \end{aligned}$ | $\begin{aligned} & \hline 27 \\ & \hline 23 \end{aligned}$ | $\begin{array}{\|l\|} \hline 28 \\ \hline 24 \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { Measured } \\ \text { terminal } \end{array}$ | Test limits |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 01 | 02 | 03 | GND | 04 | 05 | 06 | 07 | 08 | CE3 | CE2 | $\overline{C E}_{1}$ | A10 | A9 | A8 | $\mathrm{V}_{\mathrm{cc}}$ |  | Min | Max |  |
| $\begin{array}{c\|} 1 \\ \hline \mathrm{~T}_{\mathrm{C}}=+25^{\circ} \mathrm{C} \\ \hline \end{array}$ | $\mathrm{I}_{\text {OHz }}$ |  | $\begin{aligned} & \hline 59 \\ & 60 \\ & 61 \\ & 62 \\ & 63 \\ & 64 \\ & 65 \\ & 66 \\ & \hline \end{aligned}$ |  |  |  |  |  |  |  |  | 5.2 V | 5.2 V | 5.2 V |  | 5.2 V | 5.2 V | 5.2 V | 5.2 V | 5.2 V | $\begin{gathered} 0.5 \mathrm{~V} \\ " \\ " ، \\ " ، \\ " ، \\ " \\ " \\ \hline \end{gathered}$ |  | 4.5V |  |  |  |  | O1 02 03 04 04 05 06 07 08 |  | $\begin{gathered} \hline 100 \\ \text { "، } \\ \text { "، } \\ \text { "، } \\ \text { "، } \\ \text { " } \end{gathered}$ |  |
|  | Iolz |  | $\begin{aligned} & 67 \\ & 68 \\ & 69 \\ & 70 \\ & 71 \\ & 72 \\ & 73 \\ & 74 \\ & \hline \end{aligned}$ |  |  |  |  |  |  |  |  | 0.5V | 0.5 V | 0.5 V |  | 0.5 V | 0.5V | 0.5V | 0.5V | 0.5 V |  |  |  |  |  |  |  | 01 02 02 03 04 05 06 07 08 08 |  | -100 <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ | "' |
|  | los | 3011 <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ | $\begin{aligned} & 75 \\ & 76 \\ & 77 \\ & 78 \\ & 79 \\ & 80 \\ & 81 \\ & 82 \end{aligned}$ |  |  |  |  |  |  |  |  | GND | GND | GND | " <br>  <br>  <br>  <br>  <br>  <br>  <br>  | GND | GND | GND | GND | GND | ¢ ${ }_{\text {4.5V }}^{\text {" }}$ | $\begin{gathered} 4.5 \mathrm{~V} \\ " ، \\ " ، \\ " ، \\ " \\ " \\ \hline \end{gathered}$ |  |  |  |  |  | 01 01 02 03 04 05 06 07 07 08 |  | -100 <br> " <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ <br> $"$ |  |
|  | $\mathrm{l}_{\mathrm{cc}}$ | 3005 | 83 | GND | GND | GND | GND | GND | GND | GND | GND |  |  |  | " |  |  |  |  |  |  |  | GND | GND | GND | GND | " | $\mathrm{V}_{\mathrm{cc}}$ |  | 185 | " |
| 2 | Same tests, terminal conditions, and limits as for subgroup 1, except $\mathrm{T}_{\mathrm{c}}=+125^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 3 | Same tests, terminal conditions, and limits as for subgroup 1, except $\mathrm{T}_{\mathrm{c}}=-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 7 $T_{C}=+25^{\circ} \mathrm{C}$ | Functional tests | $4 /$ | 84 | 4 | $4 /$ | $4{ }^{1}$ | 4 | 4 | 4 | $\underline{4}$ | $4 /$ | 4/ | 4 | 4/ | GND | $4 /$ | $4{ }^{1}$ | $4 /$ | $4 /$ | $4 /$ | $4 /$ | $4 /$ | $\underline{4}$ | $\stackrel{4}{ }$ | $4 /$ | $4 /$ | $4 /$ | Outputs |  | $4 /$ |  |
| 8 | Same tests, terminal conditions, and limits as for subgroup 7 , except TC $=+125^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{array}{c\|} 9 \\ \hline \mathrm{~T}_{\mathrm{C}}=+25^{\circ} \mathrm{C} \end{array}$ | $\begin{aligned} & \mathrm{t}_{\text {PHL1 }} \\ & \mathrm{t}_{\text {PLH1 }} \\ & \mathrm{t}_{\text {PHL2 }} \\ & \mathrm{t}_{\text {PLH2 }} \end{aligned}$ | $\begin{gathered} \text { GALPAT } \\ \text { Fig. } 4 \\ \text { Sequen- } \\ \text { tial } \\ \text { Fig. } 4 \\ \hline \end{gathered}$ | $\begin{aligned} & 85 \\ & 86 \\ & 87 \\ & 88 \\ & 88 \end{aligned}$ | $\begin{aligned} & \hline \frac{5}{6} \\ & \hline \frac{5}{8 l} \\ & 6 \\ & \hline 8 \end{aligned}$ | $\begin{aligned} & \hline 5 / \\ & 5 / \\ & \frac{5}{8 /} \\ & \hline 8 / \end{aligned}$ | $\begin{aligned} & \hline \frac{5}{5 /} \\ & \frac{5}{8 /} \\ & \frac{8}{8 /} \end{aligned}$ | $\frac{5}{5 /}$ <br> $\frac{5}{8 /}$ <br> 6 | $\begin{aligned} & \hline \frac{5}{\prime} / \\ & \frac{5}{8 /} \\ & \frac{8}{8 /} \end{aligned}$ | $\begin{aligned} & \hline 5 / \\ & 5 / \\ & 8 / \\ & \hline 8 / \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \frac{5}{5 /} \\ & \frac{5}{8 /} \\ & \frac{8}{8 /} \end{aligned}$ | $\begin{aligned} & \hline \frac{5}{5} / \\ & \frac{5}{8} / \\ & \frac{8}{8} \end{aligned}$ | 6/ <br>  <br>  <br>  | $\frac{6 /}{4}$ | 6/ <br>  | GND | $\frac{6 /}{\prime \prime}$ | $\frac{6 /}{4}$ <br> ". | 6/ <br>  <br>  <br>  | $\frac{6 /}{\prime \prime}$ <br>  | $\frac{6 /}{4}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ 5.5 \mathrm{~V} \\ 8 / \\ 8 / \\ \hline \end{gathered}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ 5.5 \mathrm{~V} \\ \frac{8}{8 /} \\ \underline{8} \end{gathered}$ | $\begin{gathered} \hline \text { GND } \\ \text { GND } \\ \underline{8 /} \\ \underline{8} / \end{gathered}$ | $\begin{aligned} & \hline \frac{5}{5 /} \\ & \frac{5}{8 /} \\ & \frac{8}{8 /} \end{aligned}$ | $\begin{aligned} & \hline \frac{5}{6} / \\ & \frac{5}{8} / \\ & \frac{8}{8} \end{aligned}$ | $\begin{aligned} & 5 / \\ & \frac{5}{5} / \\ & \frac{8}{8} / \\ & 6 / \end{aligned}$ | $\begin{aligned} & \hline \frac{5}{6} / \\ & \frac{5}{8} / \\ & \frac{8}{8} / \end{aligned}$ | Outputs |  | 71 71 $7 / 9$ $9 /$ 9 | ns " ". " |
| 10 | Same tests, terminal conditions, and limits as for subgroup 9, except $\mathrm{T}_{\mathrm{C}}=+125^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

TABLE III. Group A inspection for device type 05.
Outputs not designated are open or resistive coupled to GND or voltage.
Terminal conditions: Inputs not designated are high $\geq 2.0 \mathrm{~V}$ or $\leq 0.8 \mathrm{~V}$.


TABLE III. Group A inspection for device type 05 - Continued.
Outputs not designated are open or resistive coupled to GND or voltage.
Terminal conditions: Inputs not designated are high $\geq 2.0 \mathrm{~V}$ or $\leq 0.8 \mathrm{~V}$.

| Subgroup | Symbol | STD-883 method | Case R | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | Measured | Tes | mits | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Test no. | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | AO | GND | O4 | 03 | 02 | 01 | $\overline{\mathrm{CE}}_{2}$ | $\overline{\mathrm{CE}}_{1}$ | A11 | A10 | A9 | $\mathrm{V}_{\mathrm{cc}}$ | terminal | Min | Max |  |
| $\begin{array}{c\|} 1 \\ \mathrm{~T}_{\mathrm{C}}=+25^{\circ} \mathrm{C} \end{array}$ | $\mathrm{I}_{\text {OHz }}$ |  | $\begin{aligned} & 10 . \\ & \hline 51 \\ & 52 \\ & 53 \\ & 54 \end{aligned}$ |  |  |  |  |  |  |  |  |  | $\begin{gathered} \text { GND } \\ " ، \\ " \\ \hline \end{gathered}$ | 5.2 V | 5.2 V | 5.2 V | 5.2 V | 4.5V <br> " <br> " <br> " <br>  | $\stackrel{\text { 4.5V }}{\text { " }}$ |  |  |  |  | $\begin{aligned} & \hline \mathrm{O} 4 \\ & \mathrm{O} 3 \\ & \mathrm{O} 2 \\ & \mathrm{O} \\ & \hline \end{aligned}$ |  | 100 <br> $"$ <br> $"$ <br> $"$ |  |
|  | $\mathrm{l}_{\text {olz }}$ |  | $\begin{aligned} & \hline 55 \\ & 56 \\ & 57 \\ & 58 \\ & \hline \end{aligned}$ |  |  |  |  |  |  |  |  |  | "。" | 0.5 V | 0.5V | 0.5 V | 0.5 V | "* | ${ }^{\prime}$ |  |  |  | " | O2 O3 O2 01 01 |  | -100 <br> $"$ <br> $"$ <br> $"$ | "'" |
|  | los |  | 59 <br> 60 <br> 61 <br> 62 |  |  |  |  |  |  |  |  |  | " | GND | GND | GND | GND | 0.5 V <br> " <br> " <br>  |  | $\stackrel{2}{4}$ |  |  | ${ }^{\prime \prime}$ | O4 <br> 03 <br> 03 <br> 02 <br> 01 | $\stackrel{-10}{*}$ | -100 | $\stackrel{\text { ma }}{\text { a }}$ |
|  | $\mathrm{I}_{\mathrm{cc}}$ | 3005 | 63 | GND | GND | GND | GND | GND | GND | GND | GND | GND | " |  |  |  |  | GND | GND | GND | GND | GND | " | $\mathrm{V}_{\mathrm{cc}}$ |  | 185 | " |
| 2 | Same tests, terminal conditions, and limits as for subgroup 1, except $\mathrm{T}_{\mathrm{c}}=+125^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 3 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{gathered} 7 \\ \mathrm{~T}_{\mathrm{C}}=+25^{\circ} \mathrm{C} \end{gathered}$ | Functional tests | 4/ | 64 | 4/ | $4!$ | $4 /$ | $4 /$ | $4 /$ | 41 | 4/ | $\stackrel{4}{ }$ | $\stackrel{4}{ }$ | GND | 4/ | $\stackrel{4}{ }$ | 4/ | $\stackrel{4}{ }$ | 4/ | $\stackrel{4}{ }$ | 41 | 4/ | $\stackrel{4}{ }$ | 4/ | Outputs |  | 4/ |  |
| 8 | Same tests, terminal conditions, and limits as for subgroup 7, except $\mathrm{T}_{\mathrm{C}}=+125^{\circ} \mathrm{C}$ and $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\stackrel{9}{T_{C}=+25^{\circ} \mathrm{C}}$ | $\begin{aligned} & \mathrm{t}_{\text {PPL1 }} \\ & \mathrm{t}_{\text {PLH1 }} \\ & \mathrm{t}_{\text {PHL2 }} \\ & \mathrm{t}_{\text {PLH2 }} \end{aligned}$ | GALPAT <br> Fig. 4 <br> Sequen- <br> tial <br> Fig. 4 | $\begin{aligned} & \hline 65 \\ & 66 \\ & 67 \\ & 68 \end{aligned}$ | $\begin{aligned} & \hline \frac{5}{6} \\ & \hline \frac{5}{8 /} \\ & \hline 8 \end{aligned}$ | $\begin{aligned} & \frac{5}{5} / \\ & \frac{5}{8} / \\ & \frac{8}{8} / \end{aligned}$ | $\begin{aligned} & 5 / \\ & \hline \frac{5}{8 /} \\ & \hline 8 / \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \frac{51}{7} \\ & \frac{5}{8!} \\ & \hline 8 / \end{aligned}$ | $\begin{aligned} & \frac{5 /}{} \\ & \hline \frac{5}{8 /} \\ & \hline 8 / \end{aligned}$ | $\begin{aligned} & \hline \frac{5}{6} \\ & \hline \frac{5}{8 /} \\ & \hline 8 \end{aligned}$ | $\begin{aligned} & \hline \frac{5 /}{} \\ & \frac{5}{8 /} \\ & \underline{8} / \end{aligned}$ | $\begin{aligned} & \hline \frac{5}{6} \\ & \hline 8 / \\ & \hline 8 / \\ & \hline \end{aligned}$ |  |  | $\frac{6 /}{4}$ | $\frac{6 /}{4}$ | ¢/ | $\frac{6 /}{4}$ | $\begin{gathered} \hline \text { GND } \\ \text { GND } \\ \underline{8} / \\ \underline{8} / \end{gathered}$ | $\begin{gathered} \hline \text { GND } \\ \text { GND } \\ \underline{8 /} \\ \underline{8} / \end{gathered}$ | $\begin{aligned} & \hline \frac{5}{6} \\ & \hline 8 / \\ & \hline 8 / \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 / \\ & 5 / \\ & \frac{5}{8 /} \\ & \hline 8 / \end{aligned}$ | $\begin{aligned} & 5 / \\ & \frac{5 /}{5 /} \\ & \frac{8}{8} / \\ & \underline{8} / \end{aligned}$ | $\begin{aligned} & 5 / \\ & 5 / \\ & \frac{5}{8 /} \\ & \hline 8 \end{aligned}$ | Outputs " " " |  | $\begin{aligned} & 80 \\ & 80 \\ & 40 \\ & 40 \end{aligned}$ |  |
| 10 | Same tests, terminal conditions, and limits as for subgroup 9 , except $\mathrm{T}_{\mathrm{C}}=+125^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 11 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

## MIL-M-38510/210E

1/ For unprogrammed devices, apply 13.0 V on pin $1(\mathrm{~A} 7)$ and pin 2 (A6), for device types 01 and 02 , and on pin 1 (A8) for device type 05 for circuit A devices.

2/ For programmed devices, select an appropriate address to acquire the desired output state. $\mathrm{V}_{\mathrm{IH}}=2.0 \mathrm{~V}$, $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}$.
$\underline{3} / \mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ for circuits C and $\mathrm{G} . \mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}$ for circuits $\mathrm{A}, \mathrm{B}, \mathrm{D}, \mathrm{F}, \mathrm{H}, \mathrm{I}$, and J .
4/ The functional tests shall verify that no fuses are blown for unprogrammed devices or that the altered item drawing pattern exists for programmed devices (see table II and 3.3.2.1). All bits shall be tested. Terminal conditions shall be as follows:
a. Inputs: $\mathrm{H}=2.4 \mathrm{~V}, \mathrm{~L}=0.4 \mathrm{~V}$
b. Outputs: Output voltage shall be:
$\mathrm{H} \geq 1.5 \mathrm{~V}$ and $\mathrm{L} \leq 1.5 \mathrm{~V}$.
c. The functional tests shall be performed with $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}$.

5/ GALPAT (programmed PROM). This program will test all bits in the array, the addressing and interaction between bits for ac performance, $\mathrm{t}_{\mathrm{PHL1}}$ and $\mathrm{t}_{\mathrm{PLH} 1}$. Each bit in the pattern is fixed by being programmed with an "H" or "L".

## Description:

1. Word 0 is read.
2. Word 1 is read.
3. Word 0 is read.
4. Word 2 is read.
5. Word 0 is read.
6. The reading procedure continues back and forth between word 0 and the next higher numbered word until word 2047 or 4095 is reached, then increments to the next word and reads back and forth as in step 1 through 7 and shall include all words.
7. Pass execution time $=\left(n^{2}+n\right) \times$ cycle time. $n=2048$ or 4096.
8. The GALPAT tests shall be performed with $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ and 5.5 V .

6/ The outputs are loaded per figure 4.
7/ $\mathrm{t}_{\text {PHL1 } 1}, \mathrm{t}_{\text {PLH } 1}=100 \mathrm{~ns}$ for device types 01 and 02 and 55 ns for device types 03 and 04.
8/ Sequential test (programmed PROM). This program will test all bits in the array for $\mathrm{t}_{\text {PHL2 }}$ and $\mathrm{t}_{\text {PLH2 }}$.
Description:

1. Each word in the pattern is tested from the enable lines to the output lines for recovery.
2. Word 0 is addressed. Enable line is pulled HI to LO and LO to HI . $\mathrm{t}_{\text {PHL2 }}$ and $\mathrm{t}_{\text {PLH2 }}$ are read.
3. Word 1 is addressed. Same enable sequence as above.
4. The reading procedure continues until word 2047 or 4095 is reached.
5. Pass execution time $=2048 \times$ cycle time (or $4096 \times$ cycle time).
6. The sequential tests shall be performed with $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ and 5.5 V .
$\underline{9} / t_{\text {PHL2 }}, \mathrm{t}_{\text {PLH2 }}=50 \mathrm{~ns}$ for device types 01 and 02 and 30 ns for device types 03 and 04.
10/ For uprogrammed devices, apply 13 V on pin $8(\mathrm{AO})$ for circuit I devices.
11/ For unprogrammed devices, 12.0 V on pin $6(\mathrm{~A} 2)$ and 0.0 V on pin $5(\mathrm{~A} 3)$ for circuit F devices.
12/ For unprogrammed devices, apply 13 V on pin 2 (A6) for circuit I devices.

13/ For unprogrammed devices, apply 10 V to pin 4 (A4), apply $\mathrm{V}_{\mathrm{OH}}$ to pin 21 (A10), and apply $\mathrm{V}_{\mathrm{OL}}$ to pin 23 (A8) for circuit H .

14/ For unprogrammed devices, apply 10.5 V on pin 1 (A7) for circuit $B$ devices..
15/ For unprogrammed devices, apply 10.5 V to pin 3 (A5), apply 0 V to pins $4,5,6,7,8$ ( $\mathrm{A} 4, \mathrm{~A} 3, \mathrm{~A} 2, \mathrm{~A} 1, \mathrm{~A} 0$ ), and apply 3 V to pins $1,2,21,22,23$, (A7, A6, A10, A9, A8) for circuit G devices.

16/ For unprogrammed devices type 02 (82S191), with date codes before 8626. apply 10.0 V on pin 6 (A2); apply 5.0 V to all other addresses for circuit C devices.
$17 /$ For unprogrammed device types 02 (with date codes 8626 or later) and 04 (82S191A), apply 10.0 V on A4; apply 5.0 V on $\mathrm{A} 0, \mathrm{~A} 1, \mathrm{~A} 2, \mathrm{~A} 3$ and A 6 ; and apply 0.5 V on $\mathrm{A} 5, \mathrm{~A} 7, \mathrm{~A} 8, \mathrm{~A} 9$ and A 10 for circuit C devices.

18/For unprogrammed devices, apply 12.0 V on pin 8 (A0) for circuit D devices.
19/ For unprogrammed device type 05 , apply 15.0 V to pin 4 (A5); apply 0.0 V to pins 5,9 (A4, A0); apply 4.5 V to pins $3,6,7,8$ (A6, A3, A2, A1) for circuit C devices.

TABLE IVA. Programming characteristics for circuit A.

| Parameter | Symbol | Limits 1/ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Recommended | Max |  |
| Address input voltage ${ }^{\text {2/ }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 0.0 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Programming <br> Voltage to $\mathrm{V}_{\mathrm{cc}}$ low <br> Program verify <br> Verify voltage | $\begin{gathered} \hline \mathrm{V}_{\mathrm{PH}} \underline{3 /} \\ \mathrm{V}_{\mathrm{PL}} \\ \mathrm{~V}_{\mathrm{PHV}} \\ \mathrm{~V}_{\mathrm{R}} \underline{4 /} \end{gathered}$ | $\begin{gathered} 10.75 \\ 0.0 \\ --- \\ 4.5 \end{gathered}$ | $\begin{gathered} \hline 11.0 \\ 0.0 \\ 5.5 \\ ---- \end{gathered}$ | $\begin{gathered} 11.25 \\ 1.5 \\ \hline--- \\ 5.5 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \hline \end{aligned}$ |
| Programming input low current at $\mathrm{V}_{\mathrm{PH}}$ | IILP | ---- | -300 | -600 | $\mu \mathrm{A}$ |
| Programming voltage $\left(\mathrm{V}_{\mathrm{cc}}\right)$ transition time | $\begin{aligned} & \hline \mathrm{t}_{\mathrm{TLH}} \\ & \mathrm{t}_{\mathrm{THL}} \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \end{aligned}$ |
| Programming delay | $\begin{aligned} & \hline \mathrm{t}_{\mathrm{D} 1} \\ & \mathrm{t}_{\mathrm{D} 2} \end{aligned}$ | $\begin{gathered} 10 \\ 1 \end{gathered}$ | $\begin{gathered} 10 \\ 5 \end{gathered}$ | $\begin{gathered} 20 \\ 5 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \end{aligned}$ |
| Programming pulse width | $\mathrm{t}_{\mathrm{P}}$ 5/ | 90 | 100 | 110 | $\mu \mathrm{S}$ |
| Programming duty cycle | PDC | ---- | 30 | 60 | \% |
| Output voltage Enable Disable | Vope 6/ <br> Vopd | $\begin{array}{r} 10.5 \\ 0.0 \end{array}$ | $\begin{array}{r} 10.5 \\ 5.0 \end{array}$ | $\begin{array}{r} 11.0 \\ 5.5 \end{array}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |

During the programming the chip must be disabled for proper operation.
$1 / \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2/ No inputs should be left open for $\mathrm{V}_{\text {IH }}$.
3/ $\mathrm{V}_{\mathrm{PH}}$ source must be capable of supplying one ampere.
4/It is recommended that post programming dual verification be made at $V \min _{R}$ and $V$ max $R$.
5/ Note step j in programming procedure.
6/ $\mathrm{V}_{\text {OPE }}$ source must be capable of supplying 10 mA minimum.

> MIL-M-38510/210E

TABLE IVB. Programming characteristics for circuit B.

| Parameter | Symbol | Conditions 1/ | Limits |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ required during programming | $\mathrm{V}_{\text {cCP }}$ |  | 10.5 | 11.0 | 11.5 | V |
| VOUT current limit during programming | lop |  | 20 | 25 | 30 | mA |
| Output programming voltage | $V_{\text {OUT }}$ |  | 10.5 | 11.0 | 11.5 | V |
| Pulse width of programming voltage | $t_{p}$ |  | 9 | 10 | 11 | $\mu \mathrm{S}$ |
| Programming delay | $t_{\text {D }}$ |  | 0 | 1 | 10 | $\mu \mathrm{S}$ |
| $\mathrm{V}_{\mathrm{CCP}}$ or $\mathrm{V}_{\text {OUT }}$ transition time | $\mathrm{t}_{\text {TL }}$ | Rise time of $\mathrm{V}_{\text {cc }}$ or $\mathrm{V}_{\text {OUT }}$ | 1 | 5 | 10 | $\mathrm{V} / \mu \mathrm{s}$ |
| V ccp current | ICCP |  | 800 | 900 | 1,000 | mA |
| Low $\mathrm{V}_{\mathrm{cc}}$ for verification | $\mathrm{V}_{\mathrm{CCL}}$ |  | 3.9 | 4.0 | 4.1 | V |
| High $\mathrm{V}_{\mathrm{cc}}$ for verification | $\mathrm{V}_{\text {CCH }}$ |  | 5.8 | 6.0 | 6.2 | V |
| Address input voltage | $\mathrm{V}_{\mathrm{IH}}$ |  | 2.4 | 5.0 | 5.5 | V |
|  | VIL |  | 0.0 | 0.4 | 0.8 | V |
| Maximum duty cycle during automatic programming of program pin and output pin | D.C. | $\mathrm{t}_{\mathrm{p}} / \mathrm{t}_{\mathrm{c}}$ | ---- | 25 | 50 | \% |

$\underline{1} / \mathrm{T}_{\mathrm{C}}=+25^{\circ} \mathrm{C}$.

TABLE IVC. Programming characteristics for circuit C, device types 02 and 04.

| Parameter | Symbol | Conditions 1/ | Limits |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| Programming voltage to Vcc | VCCP 2/ | $\begin{aligned} & I_{\mathrm{CcP}}=375 \pm 75 \mathrm{~mA} \\ & \text { Transient or steady-state } \\ & \hline \end{aligned}$ | 8.5 | 8.75 | 9.0 | V |
| Verificaiton upper limit | $\mathrm{V}_{\mathrm{CCH}}$ |  | 5.3 | 5.5 | 5.7 | V |
| Verificaiton lower limit | $\mathrm{V}_{\mathrm{CCL}}$ |  | 4.3 | 4.5 | 4.7 | V |
| Verify threshold | $\mathrm{V}_{\text {S }} \underline{3} /$ |  | 1.4 | 1.5 | 1.6 | V |
| Programming supply current | ICCP | $\mathrm{V}_{\mathrm{CCP}}=+8.75 \pm 0.25 \mathrm{~V}$ | 300 |  | 450 | mA |
| Input voltage, high level "1" | $\mathrm{V}_{\mathrm{IH}}$ |  | 2.4 |  | 5.5 | V |
| Input voltage, low level " 0 " | VIL |  | 0 | 0.4 | 0.8 | V |
| Input current | $\mathrm{IIH}^{\text {I }}$ | $\mathrm{V}_{\mathrm{IH}}=+5.5 \mathrm{~V}$ |  |  | 50 | $\mu \mathrm{A}$ |
| Input current | $1 / 1$ | $\mathrm{V}_{\text {IL }}=+0.4 \mathrm{~V}$ |  |  | -500 | $\mu \mathrm{A}$ |
| Output programming voltage | Vout 4/ | $\begin{aligned} & \text { Iout }=200 \pm 20 \mathrm{~mA} ; \\ & \text { Transient or steady-state } \\ & \hline \end{aligned}$ | 16 | 17 | 18 | V |
| Output programming current | lout | $\mathrm{V}_{\text {OUT }}=17 \mathrm{~V} \pm 1 \mathrm{~V}$ | 180 | 200 | 220 | mA |
| Programming voltage transition time | $\mathrm{t}_{\text {tı }}$ |  | 10 |  | 50 | $\mu \mathrm{s}$ |
| $\overline{\mathrm{CE}}$ programming pulse width | $t_{p}$ |  | 300 | 400 | 500 | $\mu \mathrm{s}$ |
| Pulse sequence delay | $t_{\text {D }}$ |  | 10 |  |  | $\mu \mathrm{s}$ |

1/ $\mathrm{T}_{\mathrm{C}}=+25^{\circ} \mathrm{C}$.
2/ Bypass $\mathrm{V}_{\mathrm{Cc}}$ to GND with a $0.01 \mu \mathrm{~F}$ capacitor to reduce voltage spikes.
$\underline{3} / V_{\mathrm{S}}$ is the sensing threshold of the PROM output voltage for a programmed bit. It normally constitutes the reference voltage applied to a comparator circuit to verify a successful fusing attempt.

4/ Care should be taken to insure the $17 \mathrm{~V} \pm 1 \mathrm{~V}$ output voltage is maintained during the entire fusing cycle. The recommended supply is a constant current source clamped at the specified voltage limit.

## MIL-M-38510/210E

TABLE IVC. Programming characteristics for circuit C, device type 05 - Continued.

| Parameter | Symbol | Conditions $1 /$ | Limits |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| Programming voltage to Vcc 2/ | $\mathrm{V}_{\text {c¢P }}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{ccP}}=425 \pm 75 \mathrm{~mA} \\ & \text { Transient or steady-state } \\ & \hline \end{aligned}$ | 8.5 | 8.75 | 9.0 | V |
| Verify voltage | $\mathrm{V}_{\mathrm{ccV}}$ |  | 4.75 | 5.0 | 5.25 | V |
| Input voltage, high level "1" | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{I}_{\mathrm{H}}=50 \mu \mathrm{~A}$ | 2.4 | 3.0 | 5.5 | V |
| Input voltage, low level " 0 " | $\mathrm{V}_{\text {IL }}$ | $\mathrm{I}_{\mathrm{IL}}=500 \mu \mathrm{~A}$ | 0.0 | 0.0 | 0.5 | V |
| Forced output current | IOPF | $\mathrm{V}_{\text {OPF }}=17.5 \pm 0.5 \mathrm{~V}$ | 150 | 185 | 220 | mA |
| Forced output voltage (program) 3/ | $\mathrm{V}_{\text {OPF1 }}$ | $\mathrm{l}_{\text {OPF }}=300 \pm 25 \mathrm{~mA}$ | 17.0 | 17.5 | 18.0 | V |
| Forced output voltage (program) 3/ | VopF2 | $\mathrm{l}_{\text {OPF }}=300 \pm 25 \mathrm{~mA}$ | 20.0 |  | 22.0 | V |
| Output voltage high | $\mathrm{V}_{\mathrm{OH}}$ |  | 2.4 |  | 5.25 | V |
| Output voltage low | VoL |  | 0.0 |  | 0.45 | V |
| $V_{\text {cc }}$ delay time | $\mathrm{T}_{\mathrm{D} 1}$ | 50\% to 10\% $\mathrm{V}_{\text {ccp }}$ | 10 | 10 | 25 | $\mu \mathrm{s}$ |
| Vout delay time | $\mathrm{T}_{\mathrm{D} 2}$ | 90\% V ${ }_{\text {ccp }}$ to $10 \% \mathrm{~V}_{\text {OFF }}$ | 1.0 | 1.0 | 5.0 | $\mu \mathrm{s}$ |
| Pulse sequence delays | $\mathrm{T}_{\mathrm{D} 3}-\mathrm{T}_{\mathrm{D} 8}$ | See figure 5C | 1.0 | 1.0 | 10 | $\mu \mathrm{S}$ |
| $\mathrm{V}_{\mathrm{cc}}$ rise time | $\mathrm{T}_{\mathrm{R} 1}$ | 0 \% to 100\% | 4.0 | 7.0 | 8.0 | $\mu \mathrm{S}$ |
| Vout rise time | $\mathrm{T}_{\mathrm{R} 2}$ | 10\% to 90\% | 3.0 | 10 | 17 | $\mu \mathrm{S}$ |
| Vcc fall time | $\mathrm{T}_{\text {F1 }}$ | 100\% to 0\% | 2.0 | 4.0 | 10 | $\mu \mathrm{s}$ |
| Vout fall time | $\mathrm{T}_{\mathrm{F} 2}$ | 100\% to 0\% | 4.0 | 7.0 | 20 | $\mu \mathrm{S}$ |
| $\overline{\mathrm{CE}}_{2}$ programming pulse width 4/ | Tp | 10\% to 10\% | 5.0 | 10 | 30 | $\mu \mathrm{S}$ |
| $\overline{\mathrm{CE}}_{2}$ verify pulse width 4/ | TV | 10\% to 10\% | 5.0 | 5.0 | 10 | $\mu \mathrm{s}$ |
| Clock pulse width (CK) | Twc | 50\% to 50\% | 0.5 | 0.75 | 1.0 | $\mu \mathrm{s}$ |

1/ $\mathrm{T}_{\mathrm{C}}=+25^{\circ} \mathrm{C}$.
2/ If the overall program/verify cycle exceeds the recommended value, a $25 \%$ duty cycle must be used for $\mathrm{V}_{\text {ccp. }}$.
3/ Vopf supply should regulate to $\pm 0.25 \mathrm{~V}$ at lopf. Maximum slew rate for $\mathrm{V}_{\text {opf }}$ should be $1.0 \mathrm{~V} / \mu \mathrm{s}$.
4/ $\overline{\mathrm{CE}}_{2}$ rise time slew rate should be $1.0 \mathrm{~V} / \mathrm{ns}$ maximum. $\overline{\mathrm{CE}}_{2}$ fall time slew rate should be $10.0 \mathrm{~V} / \mathrm{ns}$ maximum.

## MIL-M-38510/210E

TABLE IVD. Programming characteristics for circuit D.

| Parameter | Symbol | Conditions 1/ | Limits |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| Power supply voltage | $\mathrm{V}_{\mathrm{cc}}$ |  | 6.4 | 6.5 | 6.6 | V |
| Power supply rise time 2/ | $\mathrm{tr}_{\text {(VCC) }}$ |  | 0.2 | 2.0 |  | $\mu \mathrm{s}$ |
| Power supply fall time 2/ | $\mathrm{t}_{\mathrm{f} \text { (VCC) }}$ |  | 0.2 | 2.0 |  | $\mu \mathrm{S}$ |
| $\mathrm{V}_{\text {cc }}$ on time $3 /$ | $\mathrm{t}_{\mathrm{ON}}$ | See programming Time diagram |  |  |  |  |
| $V_{\text {cc }}$ off time $4 /$ | $\mathrm{t}_{\text {OFF }}$ |  |  |  |  |  |
| Duty cycle for $\mathrm{V}_{\text {cc }}$ |  | $\mathrm{t}_{\text {ON }} /\left(\mathrm{t}_{\text {OFF }}+\mathrm{t}_{\text {ON }}\right)$ |  |  | 50 | \% |
| Read delay before programming | $\mathrm{t}_{\text {dRBP }}$ | Initial check |  | 3.0 |  | $\mu \mathrm{s}$ |
| Fuse read time | $\mathrm{t}_{\mathrm{w}} \underline{5} /$ |  |  | 1.0 |  | $\mu \mathrm{S}$ |
| Delay to $\mathrm{V}_{\mathrm{cc}}$ off | $\mathrm{t}_{\mathrm{d}(\mathrm{VCC})} \underline{5 /}$ |  |  | 1.0 |  | $\mu \mathrm{S}$ |
| Delay to read after programming | $\mathrm{t}_{\text {dRAP }} \underline{5 /}$ | Programming verification |  | 3.0 |  | $\mu \mathrm{S}$ |
| Chip select programming voltage | $\mathrm{V}_{\text {csp }}$ |  | 20.0 | 20.0 | 22.0 | V |
| Chip select program current limit | $\mathrm{I}_{\text {CSP }}$ |  | 175 | 180 | 185 | mA |
| Input voltage low | VIL |  | 0.0 | 0.0 | 0.4 | V |
| Input voltage high | $\mathrm{V}_{\mathrm{IH}}$ |  | 2.4 | 5.0 | 5.0 | V |
| Delay to chip deselect | $\mathrm{t}_{\mathrm{dcs}}$ |  |  | 1.0 |  | $\mu \mathrm{S}$ |
| Chip select pulse rise time | $\mathrm{trcs}^{\text {c }}$ |  | 3.0 | 4.0 |  | $\mu \mathrm{S}$ |
| Delay to chip select time | $\mathrm{t}_{\text {dAP }}$ |  | 0.2 | 1.0 |  | $\mu \mathrm{S}$ |
| Chip select pulse fall time | $\mathrm{t}_{\text {fCs }}$ |  | 0.1 | 0.1 | 1.0 | $\mu \mathrm{S}$ |

See footnotes at end of table.

TABLE IVD. Programming characteristics for circuit D-Continued.
Ramp characteristics

| Parameter | Symbol | Conditions 1/ | Limits |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| Programming current linear point | IopLP |  |  | 10 | 20 | mA |
| Output programming current limits | $\mathrm{IOP}(\mathrm{MAX})$ | Apply current ramp to selected output | 155 | 160 | 165 | mA |
| Output programming voltage limit | $\mathrm{V}_{\mathrm{OP} \text { (MAX) }}$ |  | 24 | 25 | 26 | V |
| Current slew rate | $\mathrm{SR}_{\text {IOP }}$ | Constant after linear point | 0.9 | 1.0 | 1.1 | $\mathrm{mA} / \mu \mathrm{s}$ |
| Blow sense voltage | VPS |  | 0.7 |  |  | V |
| Delay to programming ramp | $\mathrm{t}_{\text {dBP }}$ |  | 2.0 | 3.0 |  | $\mu \mathrm{S}$ |
| Time to reach linear point | tLP |  | 0.2 | 1.0 | 10 | $\mu \mathrm{s}$ |
| Program sense inhibit | $\mathrm{t}_{\text {ss }}$ |  | 2.0 | 3.0 | 10 | $\mu \mathrm{s}$ |
| Time to program fuse | $t_{\text {tp }}$ |  | 3.0 |  | 150 | $\mu \mathrm{S}$ |
| Programming ramp hold time | $\mathrm{thAP}^{\text {a }}$ | After fuse programs | 1.4 | 1.5 | 1.6 | $\mu \mathrm{S}$ |
| Programming ramp fall time 2/ | $\mathrm{t}_{\mathrm{flOP}}$ |  |  | 0.1 | 0.2 | $\mu \mathrm{S}$ |

1/ $\mathrm{T}_{\mathrm{C}}=+25^{\circ} \mathrm{C}$
2/ Rise and fall times are from $10 \%$ to $90 \%$.
3/Total time $V_{\mathrm{cc}}$ is on to program fuse is equal to or greater than the sum of all the specified delays, pulse widths and rise/fall times.
$4 /$ toff is equal to or greater than ton.
5/ Proceed to next address after read strobe indicates programmed cell.

TABLE IVE. Programming characteristics for circuit E - Discontinued.

## MIL-M-38510/210E

TABLE IVF. Programming characteristics for circuit $F$.

| Parameter | Symbol | Conditions 1/ | Limits |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| $\mathrm{V}_{\mathrm{cc}}$ required during programming | $\mathrm{V}_{\text {CCP }}$ |  | 5.4 | 5.5 | 5.6 | V |
| Rise time of program pulse to data out or program pin | $\mathrm{t}_{\text {TLH }}$ |  | 0.34 | 0.40 | 0.46 | $\mathrm{V} / \mu \mathrm{S}$ |
| Programming voltage on program pin | $V_{\text {PP }}$ |  | 32.5 | 33 | 33.5 | V |
| Output programming voltage | $\mathrm{V}_{\text {OUT }}$ |  | 25.5 | 26 | 26.5 | V |
| Programming pin pulse width ( $\overline{\mathrm{CE}}$ ) | tpp | Chip disabled, $V_{c c}=5.5 \mathrm{~V}$ | ---- | 100 | 180 | $\mu \mathrm{S}$ |
| Pulse width of programming voltage | $\mathrm{t}_{\mathrm{p}}$ |  | 1 |  | 40 | $\mu \mathrm{S}$ |
| Required current limit of power supply feeding program pin and output during program | I | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{PP}}=33 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{OUT}}=26 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{cC}}=5.5 \mathrm{~V} \end{aligned}$ | 240 |  | ---- | mA |
| Required time delay between disabling memory output and application of output programming pulse | $\mathrm{T}_{\mathrm{D} 1}$ | Measured at 10\% levels | 70 | 80 | 90 | $\mu \mathrm{S}$ |
| Required time delay between removal of programming pulse and enabling memory output | $\mathrm{T}_{\mathrm{D} 2}$ |  | 100 |  |  | ns |
| Output current during verification | lolv1 | Chip enabled, $V_{C C}=4.0 \mathrm{~V}$ | 11 | 12 | 13 | mA |
|  | lolv2 | Chip enabled, $V_{C C}=7.0 \mathrm{~V}$ | 0.19 | 0.2 | 0.21 | mA |
| Address input voltage | $\mathrm{V}_{\mathrm{IH}}$ |  | 2.4 | 5.0 | 5.5 | V |
|  | $\mathrm{V}_{\text {IL }}$ |  | 0.0 | 0.4 | 0.8 | V |
| Maximum duty cycle during automatic programming of program pin and output pin | D.C. | $\mathrm{t}_{\mathrm{p}} / \mathrm{t}_{\mathrm{c}}$ | ---- | ---- | 25 | \% |

1/ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$

TABLE IVG. Programming characteristics for circuit G .

| Parameter | Symbol | Conditions 1/ | Limits |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| Required $\mathrm{V}_{\mathrm{cc}}$ for programming | $\mathrm{V}_{\text {CCP }}$ |  | 10.0 | 10.5 | 11.0 | V |
| Icc during programming | ICCP | $\mathrm{V}_{\mathrm{cc}}=11 \mathrm{~V}$ |  |  | 750 | mA |
| Required output voltage for programming | Vop |  | 10.0 | 10.5 | 11.0 | V |
| Output current while programming | Iop | $\mathrm{V}_{\text {OUT }}=11 \mathrm{~V}$ |  |  | 20 | mA |
| Rate of voltage change of $\mathrm{V}_{\mathrm{Cc}}$ or output | $I_{\text {RR }}$ |  | 1.0 |  | 10.0 | $\mathrm{V} / \mu \mathrm{s}$ |
| Programming pulse width (enabled) | PWE |  | 9 | 10 | 11 | $\mu \mathrm{S}$ |
| Required $\mathrm{V}_{\mathrm{cc}}$ for verification | $\mathrm{V}_{\text {ccv }}$ |  | 3.8 | 4.0 | 4.2 | V |
| Maximum duty cycle for $V_{c c}$ at $V_{c c p}$ | MDC |  |  | 25 | 25 | \% |
| Address set-up time | $\mathrm{t}_{1}$ |  | 100 |  |  | ns |
| $V_{\text {ccp }}$ set-up time | $\mathrm{t}_{2}$ | $\underline{2}$ | 5 |  |  | $\mu \mathrm{S}$ |
| $V_{\text {CCP }}$ hold time | $\mathrm{t}_{5}$ |  | 100 |  |  | ns |
| Vop set-up time | $\mathrm{t}_{3}$ |  | 100 |  |  | ns |
| $V_{\text {OP }}$ hold time | $\mathrm{t}_{4}$ |  | 100 |  |  | ns |

$1 / \mathrm{T}_{\mathrm{C}}=+25^{\circ} \mathrm{C}$.
$\underline{2} / V_{\text {CCP }}$ setup time may be greater than 0 if $\mathrm{V}_{\mathrm{CCP}}$ rises at the same rate or faster than $\mathrm{V}_{\mathrm{op}}$.

TABLE IVH. Programming characteristics for circuit H. 1/

| Parameters | Symbol | Min | Nom | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Steady-state supply voltage | Vcc | 4.75 | 5 | 5.25 | V |
| Input voltage | $\mathrm{V}_{\text {IH }}$ | 3 | 4 | 5 | V |
|  | $\mathrm{V}_{\text {IL }}$ | 0 | 0 | 0.5 | V |
| Voltage all outputs except the one to be programmed |  | 0 | 0 | 0.5 | V |
| Supply voltage level to program a bit | $\mathrm{V}_{\mathrm{cC} \text { (pr) }}$ | 5.75 | 6 | 6.25 | V |
| Select or enable level to program a bit | $\mathrm{V}_{\mathrm{S}(\mathrm{pr})}$ | 9.75 | 10 | 11 | V |
| Output level during interval t5 | $\mathrm{V}_{\mathrm{O}(\mathrm{PR})}$ | 15.75 | 16 | 16.25 | V |
| Supply voltage during verification (see step 0) | Low | 4.4 | 4.5 | 4.6 | V |
|  | High | 5.4 | 5.5 | 5.6 | V |
| Time for $\mathrm{V}_{\mathrm{cc}}$ to settle and to verify need to program | $\mathrm{t}_{1}$ | 0 | 5 | 10 | $\mu \mathrm{S}$ |
| Timing from $\mathrm{V}_{\mathrm{cc}}=6 \mathrm{~V}$ until chip select (enable) is at 10 V | $\mathrm{t}_{2}$ | 5 | 5 | 10 | $\mu \mathrm{S}$ |
| Timing from chip select (enable) high to start or program ramp | $\mathrm{t}_{3}$ | 0.1 | 5 | 10 | $\mu \mathrm{S}$ |
| Ramp time, output program pulse | $\mathrm{t}_{4}$ | 10 | 15 | 20 | $\mu \mathrm{S}$ |
| Duration of output program pulse | $\mathrm{t}_{5}$ | 15 | 20 | 20 | $\mu \mathrm{S}$ |
| Time from end of program pulse to chip select (enable) low | $\mathrm{t}_{6}$ | 5 | 5 | 10 | $\mu \mathrm{S}$ |
| Time from chip select (enable) low to $\mathrm{V}_{\mathrm{cc}}=0 \mathrm{~V}$ | $\mathrm{t}_{7}$ | 0.1 | 5 | 5 | $\mu \mathrm{S}$ |
| Time for cooling between bits | $\mathrm{t}_{8}$ | 30 | 50 | 100 | $\mu \mathrm{S}$ |
| Time for cooling between words | $\mathrm{t}_{9}$ | 30 | 50 |  | $\mu \mathrm{S}$ |

1/ $\mathrm{T}_{\mathrm{C}}=+25^{\circ} \mathrm{C}$.

## MIL-M-38510/210E

TABLE IVI. Programming characteristics for circuit I.

| Parameter | Symbol | Conditions $1 /$ | Limits |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Recommended | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ during programming | $\mathrm{V}_{\text {CCP }}$ |  | 5.0 |  | 5.5 | V |
| High level input voltage during programming | $\mathrm{V}_{\mathrm{IHP}}$ |  | 2.4 |  | 5.5 | V |
| Low level input voltage during programming | VILP |  | 0.0 |  | 0.45 | V |
| Chip enable voltage during programming | $\mathrm{V}_{\text {CEP }}$ | $\overline{\mathrm{CE}} 1$ pin | 14.5 |  | 15.5 | V |
| Output voltage during programming | $\mathrm{V}_{\text {OP }}$ |  | 19.5 |  | 20.5 | V |
| Voltage on outputs not to be programmed | $\mathrm{V}_{\text {ONP }}$ |  | 0 |  | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{CCP}} \\ & +0.3 \\ & \hline \end{aligned}$ | V |
| Current on outputs not to be programmed | Ionp |  |  |  | 20 | mA |
| Rate of output voltage change | $\mathrm{d}\left(\mathrm{V}_{\text {OP }}\right) / \mathrm{dt}$ |  | 20 |  | 250 | V/ $\mu \mathrm{s}$ |
| Rate of chip enable voltage change | $\mathrm{d}\left(\mathrm{V}_{\mathrm{CE}}\right) / \mathrm{dt}$ | $\overline{C E} 1$ pin | 100 |  | 1000 | V/ $\mu \mathrm{s}$ |
| Programming period | tp |  | 50 |  | 100 | $\mu \mathrm{S}$ |
| $\mathrm{V}_{\mathrm{CC}}$ during programming verification | $\mathrm{V}_{\text {CCL }}$ |  | 4.5 |  | 5.0 | $\mu \mathrm{S}$ |

1/ $\mathrm{T}_{\mathrm{C}}=+25^{\circ} \mathrm{C}$.

TABLE IVJ. Programming characteristics for circuit J.

| Parameters | Symbol | Limits 1/ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Recommended | Max |  |
| Address input voltage 2/ | $\mathrm{V}_{\text {IH }}$ | 2.4 | 5.0 | 5.0 | V |
|  | VIL | 0.0 | 0.4 | 0.8 | V |
| Programming/verify voltage to $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{V}_{\mathrm{PH}}$ | 11.75 | 12.0 | 12.25 | V |
|  | $\mathrm{V}_{\mathrm{PL}}$ | 4.5 | 4.5 | 5.5 | V |
| Programming voltage current limit with $\mathrm{V}_{\text {PH }}$ applied | ICCP | 600 | 600 | 650 | mA |
| Voltage rise and fall time | $\mathrm{t}_{\mathrm{r}}$ | 1.0 | 1.0 | 10 | $\mu \mathrm{S}$ |
|  | $\mathrm{t}_{\mathrm{f}}$ | 1.0 | 1.0 | 10 | $\mu \mathrm{S}$ |
| Programming delay | $\mathrm{t}_{\mathrm{d}}$ | 10 | 10 | 100 | $\mu \mathrm{S}$ |
| Programming pulse width | $\mathrm{t}_{\mathrm{p}}$ | 100 |  | 1000 | $\mu \mathrm{S}$ |
| Programming duty cycle | DC | ---- | 50 | 90 | \% |
| Output voltage enable | $V_{\text {OPE }}$ | 10.0 | 10.5 | 11.0 | V |
| Output voltage disable 3/ | $V_{\text {OPD }}$ | 4.5 | 5.0 | 5.5 | V |

$1 / \mathrm{T}_{\mathrm{C}}=+25^{\circ} \mathrm{C}$.
2/ Address and chip select shall not be left open for $\mathrm{V}_{\mathbf{1}}$.
3/ Disable condition shall be met with output open circuit.

## MIL-M-38510/210E

## 5. PACKAGING

5.1 Packaging requirements. For acquisition purposes, the packaging requirements shall be as specified in the contract or order (see 6.2). When packaging of materiel is to be performed by DoD or in-house contractor personnel, these personnel need to contact the responsible packaging activity to ascertain packaging requirements. Packaging requirements are maintained by the Inventory Control Point's packaging activity within the Military Service or Defense Agency, or within the military service's system command. Packaging data retrieval is available from the managing Military Department's or Defense Agency's automated packaging files, CD-ROM products, or by contacting the responsible packaging activity.

## 6. NOTES

(This section contains information of a general or explanatory nature which may be helpful, but is not mandatory.)
6.1 Intended use. Microcircuits conforming to this specification are intended for logistic support of existing equipment.
6.2 Acquisition requirements. Acquisition documents should specify the following:
a. Title, number, and date of the specification.
b. PIN and compliance identifier, if applicable (see 1.2).
c. Requirements for delivery of one copy of the conformance inspection data pertinent to the device inspection lot to be supplied with each shipment by the device manufacturer, if applicable.
d. Requirements for certificate of compliance, if applicable.
e. Requirements for notification of change of product or process to contracting activity in addition to notification to the qualifying activity, if applicable.
f. Requirements for failure analysis (including required test condition of method 5003 of MIL-STD-883), corrective action, and reporting of results, if applicable.
g. Requirements for product assurance options.
h. Requirements for special lead lengths, or lead forming, if applicable. Unless otherwise specified, these requirements will not apply to direct purchase by or direct shipment to the Government.
i. Requirement for programming the device, including processing option. The device may be programmed pre- or post-burn-in, if applicable.
j. Requirements for "JAN" marking.
k. Packaging Requirements (see 5.1)
6.3 Qualification. With respect to products requiring qualification, awards will be made only for products which are, at the time of award of contract, qualified for inclusion in Qualified Manufacturers List QML-38535 whether or not such products have actually been so listed by that date. The attention of the contractors is called to these requirements, and manufacturers are urged to arrange to have the products that they propose to offer to the Federal Government tested for qualification in order that they may be eligible to be awarded contracts or purchase orders for the products covered by this specification. Information pertaining to qualification of products may be obtained from DSCC-VQ, 3990 E. Broad Street, Columbus, Ohio 43218-3990.

## MIL-M-38510/210E

6.4 Superseding information. The requirements of MIL-M-38510 have been superseded to take advantage of the available Qualified Manufacturer Listing (QML) system provided by MIL-PRF-38535. Previous references to MIL-M38510 in this document have been replaced by appropriate references to MIL-PRF-38535. All technical requirements now consist of this specification and MIL-PRF-38535. The MIL-M-38510 specification sheet number and PIN have been retained to avoid adversely impacting existing government logistics systems and contractor's parts lists.
6.5 Abbreviations, symbols, and definitions. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535, MIL-HDBK-1331, and as follows:

| GND | Ground zero voltage potential. |
| :---: | :---: |
| $V_{\text {IN }}$ | Voltage level at an input terminal |
| VIC | Input clamp voltage |
|  | Current flowing into an input terminal |

6.6 Logistic support. Lead materials and finishes (see 3.4) are interchangeable. Unless otherwise specified, microcircuits acquired for Government logistic support will be acquired to device class B (see 1.2.2), lead material and finish C (see 3.4). Longer length leads and lead forming should not affect the part number. It is intended that spare devices for logistic support be acquired in the unprogrammed condition (see 3.8.1) and programmed by the maintenance activity, except where use quantities for devices with a specific program or pattern justify stocking of preprogrammed devices.
6.7 Substitutability. The cross-reference information below is presented for the convenience of users. Microcircuits covered by this specification will functionally replace the listed generic-industry type. Generic-industry microcircuit types may not have equivalent operational performance characteristics across military temperature ranges or reliability factors equivalent to MIL-M-38510 device types and may have slight physical variations in relation to case size. The presence of this information should not be deemed as permitting substitution of generic-industry types for MIL-M-38510 types or as a waiver of any of the provisions of MIL-PRF-38535.

| Military device type | Generic-industry Type | Circuit Designator | Fusible Links | CAGE <br> Number |
| :---: | :---: | :---: | :---: | :---: |
| 01 1/ | 76160 / Harris | A | NiCr | 34371 |
| 01 1/ | 53S1680/Monolithic Memories | B | TiW | 50364 |
| 01 1/ | 82S190/Signetics Corp. | C | NiCr | 18324 |
| 01 1/ | 77S190/National | G | TiW/W | 27014 |
| 02 1/ | 76161/Harris | A | NiCr | 34371 |
| 02 1/ | 53S1681/ Monolithic Memories | B | TiW | 50364 |
| 02, 04 | 82S191A/Signetics Corp. | C | NiCr | 18324 |
| 02 1/ | 3636/Intel | E | Polysilicon | 34649 |
| 02 1/ | 29681/Raytheon | F | NiCr | 07933 |
| 02 1/ | 77S191/National | G | TiW/W | 27014 |
| 02, 04 1/ | 28S166A/Texas Instruments | H | TiW | 01295 |
| 02 1/ | 27S191/Advanced Micro Devices | I | Platinum silicide | 34335 |
| 02 1/ | 76161/Motorola | J | NiCr | 04713 |
| $03 \quad 1 /$ | 93Z510/Fairchild | D | ZVE 2/ | 07263 |
| 04, 02 1/ | 93Z511/Fairchild | D | ZVE | 07263 |
| 05 1/I | 76165/Harris | A | NiCr | 34371 |
| 05 1/ | 82HS195/Signetics Corp. | C | ZVE | 18324 |

1/ This generic-industry type is no longer manufactured.
2/ Zapped vertical emitter.
6.8 Change from previous issue. Marginal notations are not used in this revision to identify changes with respect to the previous issue, due to the extensiveness of the changes.

```
Custodians:
    Army - CR
    Navy - EC
    Air Force - 11
    DLA - CC
Review activities:
    Preparing activity:
    DLA - CC
    Army - SM, MI
    Navy - AS, CG, MC, SH TD
    Air Force - 03, 19, 99
```

NOTE: The activities listed above were interested in this document as of the date of this document. Since organization and responsibilities can change, you should verify the currency of the information above using the ASSIST Online database at http://assist.daps.dla.mil.


[^0]:    $1 /$ Heat sinking is recommended to reduce the junction temperature.
    $\underline{\underline{2}} /$ When a thermal resistance value is included in MIL-STD-1835, it shall supersede the value stated herein.
    3/Must withstand the added $\mathrm{P}_{\mathrm{D}}$ due to short circuit test (e.g. los).
    4/ Maximum junction temperature shall not be exceeded except for allowable short circuit duration burn-in screening conditions per method 5004 of MIL-STD-883.
    5/ 16 mA for circuits A, B, D, F, H, and I devices.

